# RC440BX Motherboard Technical Product Specification



September 1998

Order Number 713832-001

The RC440BX motherboard may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are documented in the RC440BX Motherboard Specification Update.

# **Revision History**

| Revision | Revision History                                                         | Date           |
|----------|--------------------------------------------------------------------------|----------------|
| 001      | First Release of the RC440BX Motherboard Technical Product Specification | September 1998 |

This product specification applies only to standard RC440BX motherboards with BIOS identifier 4R4CB0XA.86A.

Changes to this specification will be published in the RC440BX Motherboard Specification Update before being incorporated into a revision of this document.

Information in this document is provided in connection with Intel products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications.

Intel retains the right to make changes to specifications and product descriptions at any time, without notice.

The RC440BX motherboard may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your local Intel sales office or your distributor to obtain the latest specifications before placing your product order.

Copies of documents which have an ordering number and are referenced in this document, or other Intel literature, may be obtained from:

Intel Corporation P.O. Box 5937 Denver, CO 80217-9808

or call in North America 1-800-548-4725, Europe 44-0-1793-431-155, France 44-0-1793-421-777, Germany 44-0-1793-421-333, other Countries 708-296-9333.

<sup>†</sup> Third-party brands and names are the property of their respective owners.

Copyright © 1998, Intel Corporation. All rights reserved.

# Preface

This Technical Product Specification (TPS) specifies the board layout, components, connectors, power and environmental requirements, and the BIOS for the RC440BX motherboard. It describes the standard motherboard product and available manufacturing options.

# **Intended Audience**

The TPS is intended to provide detailed, technical information about the motherboard and its components to the vendors, system integrators, and other engineers and technicians who need this level of information. It is specifically not intended for general audiences.

# What This Document Contains

#### **Chapter Description**

- 1 A description of the hardware used on this board
- 2 A map of the resources of the board
- 3 The features supported by the BIOS Setup program
- 4 The contents of the BIOS Setup program's menus and submenus
- 5 A description of the BIOS error messages, beep codes, and POST codes
- 6 A list of where to find information about specifications supported by the motherboard

# **Typographical Conventions**

This section contains information about the conventions used in this specification. Not all of these symbols and abbreviations appear in all specifications of this type.

### Notes, Cautions, and Warnings

#### ⇒ NOTE

Notes call attention to important information.



### 

*Cautions are included to help you avoid damaging hardware or losing data.* 



### 

Warnings indicate conditions which, if not observed, can cause personal injury.

| #                                                                                                                                                                                                                                                                                     | Used after a signal name to identify an active-low signal (such as USBP0#)                                     |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|--|
| (NxnX) When used in the description of a component, N indicates component type, xn are<br>coordinates of its location on the motherboard, and X is the instance of the particul<br>general location. For example, J5J1 is a connector, located at 5J. It is the first con<br>5J area. |                                                                                                                |  |  |
| KB                                                                                                                                                                                                                                                                                    | Kilobyte (1024 bytes)                                                                                          |  |  |
| Kbit                                                                                                                                                                                                                                                                                  | Kilobit (1024 bits)                                                                                            |  |  |
| MB                                                                                                                                                                                                                                                                                    | Megabyte (1,048,576 bytes)                                                                                     |  |  |
| Mbit                                                                                                                                                                                                                                                                                  | Megabit (1,048,576 bits)                                                                                       |  |  |
| GB                                                                                                                                                                                                                                                                                    | Gigabyte (1,073,741,824 bytes)                                                                                 |  |  |
| xxh                                                                                                                                                                                                                                                                                   | An address or data value ending with a lowercase h indicates a hexadecimal value.                              |  |  |
| x.x V                                                                                                                                                                                                                                                                                 | Volts. Voltages are DC unless otherwise specified.                                                             |  |  |
| †                                                                                                                                                                                                                                                                                     | This symbol is used to indicate third-party brands and names that are the property of their respective owners. |  |  |

### **Other Common Notation**

# 1 Motherboard Description

| 1.1  | Overviev | Ν                                               | .12 |
|------|----------|-------------------------------------------------|-----|
| 1.2  | Motherb  | oard Layout                                     | .13 |
| 1.3  | Process  | or                                              | .15 |
| 1.4  | System   | Memory                                          | .15 |
|      | 1.4.1    | ECC Memory                                      | .16 |
| 1.5  | Chipset  | ·                                               |     |
|      | 1.5.1    | Intel <sup>®</sup> 82443BX PAC                  | .17 |
|      | 1.5.2    | Intel <sup>®</sup> 82371EB (PIIX4E)             | .18 |
|      | 1.5.3    | AGP                                             | .18 |
|      | 1.5.4    | USB                                             | .19 |
|      | 1.5.5    | IDE Support                                     | .19 |
|      | 1.5.6    | Real-Time Clock, CMOS SRAM, and Battery         | .20 |
| 1.6  | I/O Cont | roller                                          | .21 |
|      | 1.6.1    | Serial Ports                                    | .21 |
|      | 1.6.2    | Parallel Port                                   |     |
|      | 1.6.3    | Diskette Drive Controller                       | .21 |
|      | 1.6.4    | Keyboard and Mouse Interface                    |     |
| 1.7  | Graphic  | s Subsystem                                     |     |
|      | 1.7.1    | nVidia RIVA128ZX Graphics Controller            |     |
|      | 1.7.2    | VIP Video Interface Port                        |     |
| 1.8  |          | ubsystem                                        |     |
|      | 1.8.1    | Sound Blaster AudioPCI 64V Audio Controller     |     |
|      | 1.8.2    | Crystal Semiconductor CS4297 Stereo Audio Codec | 24  |
|      | 1.8.3    | Audio Connectors                                |     |
|      | 1.8.4    | Audio Drivers and Utilities                     |     |
| 1.9  |          | e Monitor                                       |     |
|      |          | ard Drive LED Connector                         |     |
|      |          | n LAN Technology                                |     |
|      |          | ו Ring                                          |     |
|      |          | Connector                                       |     |
|      |          |                                                 |     |
| 1.15 |          | ors                                             |     |
|      | 1.15.1   |                                                 |     |
|      | 1.15.2   | Midboard Connectors                             |     |
|      | 1.15.3   | Front Panel Connectors                          |     |
| 1.16 | •        | Blocks                                          |     |
|      | 1.16.1   | USB Port 0 Configuration Jumper Block           |     |
|      | 1.16.2   | BIOS Setup Configuration Jumper Block           |     |
| 1.17 |          | ical Considerations                             |     |
|      | 1.17.1   | Form Factor                                     |     |
|      | 1.17.2   | I/O Shield                                      | .52 |

|   | 1.18       | Electrical Considerations                           |    |
|---|------------|-----------------------------------------------------|----|
|   |            | 1.18.1 Add-in Board Considerations                  |    |
|   |            | 1.18.2 Power Consumption                            |    |
|   |            | 1.18.3 Power Supply Considerations                  |    |
|   |            | Thermal Considerations                              |    |
|   |            | Reliability                                         |    |
|   |            | Environmental                                       |    |
| _ |            | Regulatory Compliance                               | 59 |
| 2 |            | herboard Resources                                  |    |
|   | 2.1        | Memory Map                                          |    |
|   | 2.2        | DMA Channels                                        |    |
|   | 2.3<br>2.4 | I/O Map                                             |    |
|   | 2.4<br>2.5 | PCI Configuration Space Map<br>Interrupts           |    |
|   | 2.5        | PCI Interrupt Routing Map                           |    |
| 3 | Ove        | erview of BIOS Features                             |    |
| • | 3.1        | Introduction                                        | 67 |
|   | 3.2        | BIOS Flash Memory Organization                      |    |
|   | 3.3        | Resource Configuration                              |    |
|   |            | 3.3.1 Plug and Play: PCI Autoconfiguration          |    |
|   |            | 3.3.2 ISA Plug and Play                             |    |
|   |            | 3.3.3 PCI IDE Support                               |    |
|   | 3.4        | SMBUS                                               |    |
|   | 3.5        | Power Management                                    |    |
|   |            | 3.5.1 APM                                           |    |
|   | ~ ~        | 3.5.2 ACPI                                          |    |
|   | 3.6        | BIOS Upgrades                                       |    |
|   |            | 3.6.1 Language Support                              |    |
|   | 3.7        | 3.6.2 OEM Logo or Scan Area<br>Recovering BIOS Data |    |
|   | 3.7<br>3.8 | Boot Options                                        |    |
|   | 5.0        | 3.8.1 CD-ROM and Network Boot                       |    |
|   |            | 3.8.2 Booting Without Attached Devices              |    |
|   | 3.9        | USB Legacy Support                                  |    |
|   |            | BIOS Security Features                              |    |
| 4 | BIO        | S Setup Program                                     |    |
|   | 4.1        | Introduction                                        | 77 |
|   | 4.2        | Maintenance Menu                                    | 78 |
|   | 4.3        | Main Menu                                           | 79 |
|   | 4.4        | Advanced Menu                                       |    |
|   |            | 4.4.1 Boot Setting Configuration Submenu            |    |
|   |            | 4.4.2 Peripheral Configuration Submenu              |    |
|   |            | 4.4.3 IDE Configuration                             |    |
|   |            | 4.4.4 IDE Configuration Submenus                    |    |
|   |            | 4.4.5 Diskette Configurations Submenu               | 85 |

|    |          | 4.4.6 Event Log Configuration                                       |    |
|----|----------|---------------------------------------------------------------------|----|
|    |          | 4.4.7 Video Configuration Submenu                                   |    |
|    |          | 4.4.8 Resource Configuration Submenu                                |    |
|    | 4.5      | Security Menu                                                       |    |
|    | 4.6      | Power Menu                                                          |    |
|    | 4.7      | Boot Menu                                                           |    |
|    |          | 4.7.1 Boot Device Submenu                                           |    |
|    | 4.8      | Exit Menu                                                           | 89 |
| 5  | Erre     | or Messages and Beep Codes                                          |    |
|    | 5.1      | BIOS Error Messages                                                 | 91 |
|    | 5.2      | Port 80h POST Codes                                                 | 93 |
|    | 5.3      | Bus Initialization Checkpoints                                      | 97 |
|    | 5.4      | BIOS Beep Codes                                                     | 98 |
| 6  | Spe      | ecifications and Customer Support                                   |    |
|    | 6.1      | Online Support                                                      | 99 |
|    | 6.2      | Specifications                                                      |    |
| Fi | gure     | S                                                                   |    |
|    | 1.       | microATX Motherboard Components                                     | 13 |
|    | 2.       | Motherboard Block Diagram                                           |    |
|    | 3.       | Connector Groups                                                    |    |
|    | 4.       | Back Panel I/O Connectors                                           |    |
|    | 5.       | Midboard Audio/Video Connectors                                     |    |
|    | 6.       | Peripheral Interface Connectors                                     |    |
|    | 7.       | Hardware Management Connectors                                      |    |
|    | 8.       | Add-In Board Connectors                                             |    |
|    | 9.       | Front Panel I/O Connectors                                          |    |
|    | 10.      | Location of the Jumper Blocks                                       |    |
|    | 11.      | microATX Motherboard Dimensions                                     |    |
|    | 12.      | Full ATX Motherboard Dimensions                                     |    |
|    | 13.      | Back Panel I/O Shield Dimensions (Intel ATX/microATX Chassis)       |    |
|    | 14.      | Back Panel I/O Shield Dimensions (ATX/microATX Chassis-Independent) |    |
|    | 15.      | Thermally-sensitive Components                                      |    |
|    | 16.      | Memory Map of the Flash Memory Device                               |    |
| Та | ables    |                                                                     |    |
|    | 1.       | Processors Supported by the Motherboard                             | 15 |
|    | 2.       | nVidia RIVA 128ZX Refresh Rates                                     |    |
|    | 3.       | PS/2 Keyboard/Mouse Connectors                                      |    |
|    | 4.       | USB Connector                                                       |    |
|    | 5.       | Serial Port Connector                                               |    |
|    | 6.       | Parallel Port Connector                                             |    |
|    | 7.       | VGA Connector                                                       |    |
|    | 7.<br>8. | Audio Line-In Connector                                             |    |
|    | 9.       | Audio Line-In Connector                                             |    |
|    | 10.      | Audio Mic In Connector                                              |    |
|    | 10.      |                                                                     |    |

| 11. | MIDI/Game Port Connector                             | .31 |
|-----|------------------------------------------------------|-----|
| 12. | Digital Audio Connector (optional) (J2B1)            | .34 |
| 13. | Line In Connector (optional) (blue) (J2D3)           | .34 |
| 14. | Auxiliary Line In Connector (natural) (J2D2)         | .34 |
| 15. | Telephony Connector (green) (J2D1)                   | .34 |
| 16. | CD-ROM Connector (black) (J2E1)                      | .34 |
| 17. | VIP Video Connector (J7G1)                           | .35 |
| 18. | PC/PCI Audio Connector (J10C1)                       | .35 |
| 19. | USB Front Panel Connector (optional) (J9H1)          | .36 |
| 20. | SCSI LED Connector (J9G2)                            | .36 |
| 21. | Diskette Drive Connector (J10F1)                     | .37 |
| 22. | PCI IDE Connectors (J9F1, J9F2)                      | .38 |
| 23. | Serial Port B Connector (J10B2)                      | .38 |
| 24. | Chassis Intrusion Connector (J4K1)                   | .39 |
| 25. | Fan 3 (Processor Fan) Connector (J4K3)               | .40 |
| 26. | Power Connector (J7J1)                               |     |
| 27. | Wake on Ring Connector (J9H2)                        | .40 |
| 28. | Fan 1 (Power Supply Fan) Connector (optional) (J9H3) | .40 |
| 29. | Wake on LAN Technology Connector (J9G3)              | 41  |
| 30. | Fan 2 (System Fan) Connector (J10D1)                 | 41  |
| 31. | ISA Bus Connectors                                   | .43 |
| 32. | PCI Bus Connectors                                   | .45 |
| 33. | Front Panel I/O Connector (J10H1)                    | .46 |
| 34. | Power LED (Single-colored)                           | .47 |
| 35. | Power LED (Dual-colored)                             | .47 |
| 36. | USB Port 0 Configuration Jumper Settings             |     |
| 37. | BIOS Setup Configuration Jumper Settings             | .49 |
| 38. | DC Voltage                                           | .54 |
| 39. | Power Usage                                          | .54 |
| 40. | Fan 2 (System Fan) DC Power Requirements             | .55 |
| 41. | Thermal Considerations for Components                | .57 |
| 42. | Motherboard Environmental Specifications             | .58 |
| 43. | Safety Regulations                                   |     |
| 44. | EMC Regulations                                      |     |
| 45. | System Memory Map                                    |     |
| 46. | DMA Channels                                         |     |
| 47. | I/O Мар                                              |     |
| 48. | PCI Configuration Space Map                          |     |
| 49. | Interrupts                                           |     |
| 50. | PCI Interrupt Routing Map                            |     |
| 51. | Effects of Pressing the Power Switch                 |     |
| 52. | Power States and Targeted System Power               |     |
| 53. | Wake Up Devices and Events                           |     |
| 54. | Supervisor and User Password Functions               |     |
| 55. | Setup Menu Bar                                       |     |
| 56. | Setup Function Keys                                  |     |
| 57. | Maintenance Menu                                     |     |
| 58. | Main Menu                                            | .79 |

| 59. | Advanced Menu                                | 80 |
|-----|----------------------------------------------|----|
| 60. | Boot Setting Configuration Submenu           | 81 |
| 61. | Peripheral Configuration Submenu             | 81 |
| 62. | IDE Device Configuration                     | 83 |
| 63. | IDE Configuration Submenus                   | 84 |
| 64. | Diskette Configurations Submenu              | 85 |
| 65. | Event Log Configuration Submenu              | 85 |
| 66. | Video Configuration Submenu                  | 85 |
| 67. | Resource Configuration Submenu               | 86 |
| 68. | Security Menu                                | 86 |
| 69. | Power Menu                                   | 87 |
| 70. | Boot Menu                                    | 87 |
| 71. | Boot Device Submenu                          | 88 |
| 72. | Exit Menu                                    | 89 |
| 73. | BIOS Error Messages                          | 91 |
| 74. | Uncompressed INIT Code Checkpoints           | 93 |
| 75. | Boot Block Recovery Code Check Points        | 93 |
| 76. | Runtime Code Uncompressed in F000 Shadow RAM | 94 |
| 77. | Beep Codes                                   | 98 |
| 78. | Specifications                               | 99 |
|     |                                              |    |

RC440BX Motherboard Technical Product Specification

# **1** Motherboard Description

# What This Chapter Contains

| 1.1  | Overview                      | 12 |
|------|-------------------------------|----|
| 1.2  | Motherboard Layout            | 13 |
| 1.3  | Processor                     | 15 |
| 1.4  | System Memory                 | 15 |
| 1.5  | Chipset                       | 17 |
| 1.6  | I/O Controller                | 21 |
| 1.7  | Graphics Subsystem            | 22 |
| 1.8  | Audio Subsystem               | 24 |
| 1.9  | Hardware Monitor              | 25 |
| 1.10 | SCSI Hard Drive LED Connector | 26 |
| 1.11 | Wake on LAN Technology        | 26 |
| 1.12 | Wake on Ring                  | 26 |
| 1.13 | Power Connector               | 26 |
| 1.14 | Speaker                       | 27 |
| 1.15 | Connectors                    | 27 |
| 1.16 | Jumper Blocks                 | 48 |
| 1.17 | Mechanical Considerations     | 50 |
| 1.18 | Electrical Considerations     | 54 |
| 1.19 | Thermal Considerations        | 56 |
| 1.20 | Reliability                   | 57 |
|      | Environmental                 |    |
| 1.22 | Regulatory Compliance         | 59 |

# 1.1 Overview

| Feature         | Standard microATX Configuration                                                                                                                                                                | Standard ATX Configuration                                                        |  |  |  |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--|--|--|
| Form Factor     | microATX: 9.6 x 9.6 inches                                                                                                                                                                     | Full-size ATX: 12.0 x 9.6 inches                                                  |  |  |  |
| Expansion Slots | Three dedicated PCI slots<br>One shared ISA/PCI slot                                                                                                                                           | Three dedicated ISA slots<br>Three dedicated PCI slots<br>One shared ISA/PCI slot |  |  |  |
| Microprocessor  | Support for the following processors:                                                                                                                                                          |                                                                                   |  |  |  |
|                 | <ul> <li>Intel<sup>®</sup> Pentium<sup>®</sup> II processor with 66-M</li> <li>Intel<sup>®</sup> Celeron<sup>™</sup> processor with 66-MH</li> </ul>                                           | /IHz or 100-MHz host bus speed<br>Iz host bus speed                               |  |  |  |
| Main Memory     | Two 168-pin dual inline memory module (DIMM) sockets<br>Supports up to 256 MB of 66 MHz or 100 MHz synchronous DRAM (SDRAM)<br>Supports Error Checking and Correcting (ECC) and non-ECC memory |                                                                                   |  |  |  |
| Chipset         | Intel® 82440BX, consisting of:                                                                                                                                                                 |                                                                                   |  |  |  |
|                 | <ul> <li>Intel<sup>®</sup> 82443BX PCI/AGP controller (PAC)</li> <li>Intel<sup>®</sup> 82371EB PCI ISA IDE Xcelerator (PIIX4E)</li> </ul>                                                      |                                                                                   |  |  |  |
| I/O Control     | SMC FDC37M707 Ultra I/O controller                                                                                                                                                             |                                                                                   |  |  |  |
| Peripheral      | Two serial ports                                                                                                                                                                               |                                                                                   |  |  |  |
| Interfaces      | Two Universal Serial Bus (USB) ports                                                                                                                                                           | 8                                                                                 |  |  |  |
|                 | One parallel port                                                                                                                                                                              |                                                                                   |  |  |  |
|                 | Two IDE interfaces with Ultra DMA su                                                                                                                                                           | upport                                                                            |  |  |  |
|                 | Single diskette drive                                                                                                                                                                          |                                                                                   |  |  |  |
| Video           | nVidia RIVA128ZX <sup>†</sup> 3D Multimedia Accelerator<br>8 MB SDRAM<br>VIP video side port                                                                                                   |                                                                                   |  |  |  |
| Audio           | AC '97 Crystal CS4297 audio codec<br>Sound Blaster <sup>†</sup> AudioPCI 64V digital audio                                                                                                     | o controller                                                                      |  |  |  |
| BIOS            | Intel/AMI BIOS                                                                                                                                                                                 |                                                                                   |  |  |  |
|                 | Intel <sup>®</sup> E28F004S5 4 Mbit flash memory                                                                                                                                               |                                                                                   |  |  |  |
|                 | Support for SMBIOS, Advanced Power<br>Configuration and Power Management<br>Section 6.2 for specification compliant                                                                            | nt Interface (ACPI), and Plug and Play (see                                       |  |  |  |
| Other Features  | <ul> <li>Speaker</li> <li>Hardware monitor</li> <li>Wake on Ring</li> <li>Wake on LAN<sup>†</sup> Technology</li> <li>SCSI LED connector</li> </ul>                                            |                                                                                   |  |  |  |

The RC440BX motherboard is available in two configurations with the following features:

#### ⇒ NOTE

This document describes the components of the RC440BX motherboard using either the microATX or the full ATX form factor. For information about the differences between the two form factors, refer to Section 1.15.2.4 and Section 1.17. Except when noted, all the figures in this document are based on the microATX form factor.

# **1.2 Motherboard Layout**



Figure 1 shows the location of the major components on the microATX motherboard.

- A Digital audio connector (optional)
- B CS4297 audio codec
- C Line in connector (optional)
- D Auxiliary line in connector
- E Telephony connector
- F CD-ROM connector
- G Back panel connectors
- H Processor connector
- I Chassis intrusion connector
- J Fan 3 (processor) connector
- K Intel 82443BX PAC
- L DIMM sockets
- M VIP video connector
- N Speaker
- O Power supply connector
- P SDRAM graphics memory
- Q USB Port 0 configuration jumper block
- R USB front panel connector (optional)
- S Battery

- T Wake on Ring connector
- U Fan 1 (power supply) connector (optional)
- V Front panel connector
- W SCSI LED connector
- X Wake on LAN Technology connector
- Y Diskette drive connector
- Z Fan 2 (system) connector
- AA IDE connectors
- BB PC/PCI audio connector
- CC Configuration jumper block
- DD Serial port B connector
- EE SMC I/O controller
- FF Intel 82371EB PIIX4E
- GG nVidia RIVA 128ZX graphics controller
- HH Flash memory
- II Sound Blaster Audio PCI 64V audio controller
- JJ PCI slots
- KK ISA slot

#### Figure 1. microATX Motherboard Components



Figure 2 is a block diagram showing the relationship among the major components.

Figure 2. Motherboard Block Diagram

## 1.3 Processor

The motherboard supports a single Pentium II or Celeron processor. The processor's VID pins automatically program the voltage regulator on the motherboard to the required processor voltage. The host bus speed (66 MHz or 100 MHz) is automatically selected. The processor connects to the motherboard through the 242-contact slot connector. The processor must be secured by a retention mechanism attached to the motherboard.

# 

The motherboard supports Pentium II processors with a 100- or 66-MHz host bus and Celeron processors with a 66-MHz host bus. Processors with a 100-MHz host bus should be used only with 100-MHz SDRAM; the motherboard will not operate reliably if a processor with a 100-MHz host bus is paired with 66-MHz SDRAM. However, processors with a 66-MHz host bus can be used with either 66-MHz or 100-MHz SDRAM.

The motherboard supports the following processors:

| Processor Type    | Processor Speed | Host Bus<br>Frequency | Cache Size | Package Type      |
|-------------------|-----------------|-----------------------|------------|-------------------|
| Pentium II        | 233             | 66 MHz                | 512 KB     | Single Edge       |
| processor         | 266             | 66 MHz                | 512 KB     | Contact cartridge |
|                   | 300             | 66 MHz                | 512 KB     |                   |
|                   | 333             | 66 MHz                | 512 KB     |                   |
|                   | 350             | 100 MHz               | 512 KB     |                   |
|                   | 400             | 100 MHz               | 512 KB     |                   |
| Celeron processor | 266             | 66 MHz                | None       | Single Edge       |
|                   | 300             | 66 MHz                | None       | Processor package |
|                   | 300A            | 66 MHz                | 128 KB     |                   |
|                   | 333             | 66 MHz                | 128 KB     |                   |

#### Table 1. Processors Supported by the Motherboard

For processors with a second-level cache, all supported onboard memory can be cached.

The motherboard can be upgraded with processors listed in Table 1. When upgrading the processor, use the configure mode to change the processor speed (see Section 1.16).

# 1.4 System Memory

The motherboard has two DIMM sockets. Minimum memory size is 16 MB; maximum memory size is 256 MB. The BIOS automatically detects memory type, size, and speed.

#### ⇒ NOTE

Pentium II processors with 100 MHz host bus should be paired only with 100 MHz SDRAM. Processors with 66 MHz host bus can be paired with either 66 MHz or 100 MHz SDRAM.

The motherboard supports the following memory features:

- 168-pin DIMMs with gold-plated contacts
- 66 and 100 MHz (matching host bus speed) unbuffered SDRAM only
- Non-ECC (64-bit) and ECC (72-bit) memory
- 100 MHz memory shall be Serial Presence Detect (SPD) memory; 66 MHz may be either SPD or non-SPD
- 3.3 V memory only
- Single- or double-sided DIMMs in the following sizes:

| DIMM Size | Non-ECC Configuration | ECC Configuration |
|-----------|-----------------------|-------------------|
| 16 MB     | 2 Mbit x 64           | 2 Mbit x 72       |
| 32 MB     | 4 Mbit x 64           | 4 Mbit x 72       |
| 64 MB     | 8 Mbit x 64           | 8 Mbit x 72       |
| 128 MB    | 16 Mbit x 64          | 16 Mbit x 72      |

Memory can be installed in one or both sockets. Memory size can vary between sockets.

SDRAM improves memory performance through memory access that is synchronous with the memory clock. This simplifies the timing design and increases memory speed because all timing is dependent on the number of memory clock cycles.

#### ⇒ NOTE

All memory components and DIMMs used with the RC440BX motherboard must comply with the PC SDRAM Specifications. These include: the PC SDRAM Specification (memory component specific), the PC unbuffered SDRAM Specifications, and the PC Serial Presence Detect Specification. Customers can access these documents through the Internet at:

http://www.intel.com/design/pcisets/memory

See Section 6.2 for information about these specifications.

### 1.4.1 ECC Memory

ECC memory detects multiple-bit errors and corrects single-bit errors. When ECC memory is installed, the BIOS supports both ECC and non-ECC mode. ECC mode is enabled in the Setup program. The BIOS automatically detects if ECC memory is installed and provides the Setup option for selecting ECC mode. If non-ECC memory is installed, the Setup option for ECC mode does not appear.

The following table describes the effect of using Setup to put each memory type in each supported mode. Whenever ECC mode is selected in Setup, some performance loss occurs.

|              | Memory Error Detection Mode Established in Setup Program |                                                           |
|--------------|----------------------------------------------------------|-----------------------------------------------------------|
|              | ECC Disabled                                             | ECC Enabled                                               |
| Non-ECC DIMM | No error detection                                       | N/A                                                       |
| ECC DIMM     | No error detection                                       | Single-bit error correction, multiple-bit error detection |

## 1.5 Chipset

The Intel 82440BX AGPset consists of the Intel 82443BX PAC and the Intel 82371EB PIIX4E bridge chip. The PAC provides an optimized DRAM controller and an Accelerated Graphics Port (AGP) interface. The I/O subsystem of the 82440BX is based on the PIIX4E, which is a highly integrated PCI ISA IDE Xcelerator Bridge.

### 1.5.1 Intel<sup>®</sup> 82443BX PAC

The Intel 82443BX PAC provides bus-control signals, address paths, and data paths for transfers between the processor's host bus, PCI bus, the AGP, and main memory. The PAC features:

- Processor interface control
  - Support for processor host bus frequencies of 100 MHz and 66 MHz
  - 32-bit addressing
  - Desktop optimized GTL+ compliant host bus interface
- Integrated DRAM controller, with support for
  - +3.3 V only DIMM DRAM configurations
  - Up to two double-sided DIMMs
  - 100-MHz or 66-MHz SDRAM
  - DIMM serial presence detect via SMBus interface
  - 16- and 64-Mbit devices with 2 KB, 4 KB, and 8 KB page sizes
  - x 4, x 8, x 16, and x 32 DRAM widths
  - SDRAM 64-bit data interface with ECC support
  - Symmetrical and asymmetrical DRAM addressing
- AGP interface
  - Complies with the AGP specification (see Section 6.2 for specification information)
  - Support for AGP 2X device
  - Synchronous coupling to the host bus frequency
- PCI bus interface
  - Complies with the PCI specification Rev. 2.1, +5 V 33-MHz interface (see Section 6.2 for specification information)
  - Asynchronous coupling to the host-bus frequency
  - PCI parity generation support
  - Data streaming support from PCI-to-DRAM
  - Support for five PCI bus masters in addition to the host and PCI-to-ISA I/O bridge
  - Support for concurrent host, AGP, and PCI transactions to main memory
- Data buffering
  - DRAM write buffer with read-around-write capability
  - Dedicated host-to-DRAM, PCI0-to-DRAM, and PCI1/AGP-to-DRAM read buffers
  - AGP dedicated inbound/outbound FIFOs, used for temporary data storage
- Power management functions
  - Support for system suspend/resume (DRAM and power-on suspend)
  - Compliant with ACPI power management
- SMBus support for desktop management functions
- Support for system management mode (SMM)

### 1.5.2 Intel<sup>®</sup> 82371EB (PIIX4E)

The PIIX4E is a multifunctional PCI device implementing the PCI-to-ISA bridge, PCI IDE functionality, USB host/hub functionality, and enhanced power management. The PIIX4E features:

- Multifunctional PCI-to-ISA bridge
  - Support for the PCI bus at 33 MHz
  - PCI specification-compliant (see Section 6.2 for specification information)
  - Full ISA bus support
- USB controller
  - Two USB ports (see Section 6.2 for specification information)
  - Support for legacy keyboard and mouse
  - Support for Universal Host Controller Interface (UHCI) Design Guide (see Section 6.2 for specification information)
- Integrated dual-channel enhanced IDE interface
  - Support for up to four IDE devices
  - PIO Mode 4 transfers at up to 16 MB/sec
  - Support for Ultra DMA/33 synchronous DMA mode transfers at up to 33 MB/sec
  - Bus master mode with an 8 x 32-bit buffer for bus master PCI IDE burst transfers
- Enhanced DMA controller
  - Two 8237-based DMA controllers
  - Support for PCI DMA with three PC/PCI channels and distributed DMA protocols
  - Fast type-F DMA for reduced PCI bus usage
- Interrupt controller based on 82C59
  - Support for 15 interrupts
  - Programmable for edge/level sensitivity
- Power management logic
  - Sleep/resume logic
  - Support for Wake on Ring and Wake on LAN technology
  - Support for APM and ACPI (see Section 6.2 for specification information)
- Real-Time Clock
  - 256-byte battery-backed CMOS SRAM
  - Date alarm
- 16-bit counters/timers based on 82C54

### 1.5.3 AGP

The integrated AGP is a high-performance bus for graphics-intensive applications, such as 3D applications. AGP, while based on the *PCI Local Bus Specification*, Rev. 2.1, is independent of the PCI bus and is intended for exclusive use with graphical display devices. AGP overcomes certain limitations of the PCI bus related to handling large amount of graphics data with the following features:

- Pipelined memory read and write operations that hide memory access latency
- Demultiplexing of address and data on the bus for nearly 100 percent bus efficiency

There is no AGP connector present on the motherboard. For more information on the AGP, please refer to the *Accelerated Graphics Port Interface Specification* listed in Section 6.2.

### 1.5.4 USB

The motherboard has two USB ports; one USB peripheral can be connected to each port. For more than two USB devices, an external hub can be connected to either port. The two USB ports are implemented with stacked back panel I/O connectors. The motherboard fully supports UHCI and uses UHCI-compatible software drivers. See Section 6.2 for information about the USB and UHCI specifications.

- Self-identifying peripherals that can be plugged in while the computer is running
- Automatic mapping of function to driver and configuration
- Support for isochronous and asynchronous transfer types over the same set of wires
- Support for up to 127 physical devices
- Guaranteed bandwidth and low latencies appropriate for telephony, audio, and other applications
- Error-handling and fault-recovery mechanisms built into the protocol

With an optional jumper, one USB port on the back panel can be disabled and rerouted to an optional front panel connector. For more information, see Section 1.16.

#### ⇒ NOTE

Computer systems that have an unshielded cable attached to a USB port may not meet FCC Class B requirements, even if no device or a low-speed USB device is attached to the cable. Use shielded cable that meets the requirements for full-speed devices.

### 1.5.5 IDE Support

The motherboard has two independent bus-mastering IDE interfaces. These interfaces support:

- ATAPI devices (such as CD-ROM drives)
- ATA devices using these transfer modes
  - PIO Mode 3
  - PIO Mode 4
  - Ultra DMA/33 synchronous-DMA mode

The BIOS supports logical block addressing (LBA) and extended cylinder head sector (ECHS) translation modes. The drive reports the transfer rate and translation mode to the BIOS.

The motherboard supports laser servo (LS-120) diskette technology through its IDE interfaces. LS-120 diskette technology enables users to store 120 MB of data on a single, 3.5-inch removable diskette. LS-120 technology is backward-compatible (both read and write) with 1.44 MB and 720 KB DOS-formatted diskettes and is supported by the Windows<sup>†</sup> 95, Windows 98, and Windows NT<sup>†</sup> operating systems. The LS-120 drive can be configured as a boot device, if selected in the BIOS Setup program.

### 1.5.6 Real-Time Clock, CMOS SRAM, and Battery

The real-time clock is compatible with DS1287 and MC146818 components. The clock provides a time-of-day clock and a multicentury calendar with alarm features and century rollover. The real-time clock supports 256 bytes of battery-backed CMOS SRAM in two banks that are reserved for BIOS use.

A coin-cell battery powers the real-time clock and CMOS memory. When the computer is not plugged into a wall socket, the battery has an estimated life of three years. When the computer is plugged in, the 3.3 V standby current from the power supply extends the life of the battery. The clock is accurate to  $\pm$  13 minutes/year at 25 °C with 3.3 VSB applied.

The time, date, and CMOS values can be specified in the Setup program. The CMOS values can be returned to their defaults by using the Setup program.

#### ⇒ NOTE

The recommended method of accessing the date in systems with Intel<sup>®</sup> motherboards is indirectly from the Real Time Clock (RTC) via the BIOS. The BIOS on Intel motherboards and baseboards contains a century checking and maintenance feature. This feature checks the two least significant digits of the year stored in the RTC during each BIOS request (INT 1Ah) to read the date and, if less than 80 (i.e., 1980 is the first year supported by the PC), updates the century byte to 20. This feature enables operating systems and applications using the BIOS date/time services to reliably manipulate the year as a four-digit value.

*For more information on proper date access in systems with Intel motherboards, please see:* http://support.intel.com/support/year2000/

# 1.6 I/O Controller

The FDC37M707 I/O controller from SMSC is an ISA Plug and Play-compatible, multifunctional I/O device that provides the following features (see Section 6.2 for Plug and Play information):

- Two serial ports
- Interface for one 1.2 MB, 1.44 MB, or 2.88 MB diskette drive
- Three-mode diskette drive support (driver required)
- FIFO support on both serial and diskette drive interfaces
- One parallel port with Extended Capabilities Port (ECP) and Enhanced Parallel Port (EPP) support
- PS/2<sup>†</sup>-style mouse and keyboard interfaces
- Support for serial IRQ packet protocol
- Intelligent autopower management, including:
  - Shadowed write-only registers for ACPI compliance
  - Programmable wake up event interface

The BIOS Setup program provides configuration options for the I/O controller.

### 1.6.1 Serial Ports

The motherboard has one 9-pin D-Sub serial port connector located on the back panel and a connector on the board for a second serial port. The serial ports' NS16C550-compatible UARTs support data transfers at speeds up to 115.2 Kbits/sec with BIOS support. The serial ports can be assigned as COM1 (3F8), COM2 (2F8), COM3 (3E8), or COM4 (2E8)

### 1.6.2 Parallel Port

The connector for the multimode bidirectional parallel port is a 25-pin D-Sub connector located on the back panel. In the Setup program, the parallel port can be configured for the following:

- Compatible (standard mode)
- Bidirectional (PS/2 compatible)
- EPP
- ECP

### 1.6.3 Diskette Drive Controller

The I/O controller supports a single diskette drive that is compatible with the 82077 diskette drive controller and supports both PC-AT<sup>†</sup> and PS/2 modes. In the Setup program, the diskette drive interface can be configured for the following diskette drive capacities and sizes:

- 360 KB, 5.25-inch
- 1.2 MB, 5.25-inch
- 720 KB, 3.5-inch
- 1.2 MB, 3.5-inch (driver required)
- 1.25/1.44 MB, 3.5-inch
- 2.88 MB, 3.5-inch

### 1.6.4 Keyboard and Mouse Interface

PS/2 keyboard and mouse connectors are located on the back panel. The +5 V lines to these connectors are protected with a PolySwitch<sup>†</sup> circuit that, like a self-healing fuse, reestablishes the connection after an overcurrent condition is removed.

#### ⇒ NOTE

The mouse and keyboard can be plugged into either of the PS/2 connectors. Power to the computer should be turned off before a keyboard or mouse is connected or disconnected.

The keyboard controller contains the Phoenix keyboard and mouse controller code, provides the keyboard and mouse control functions, and supports password protection for power on/reset. A power on/reset password can be specified in Setup.

The keyboard controller also supports the hot-key sequence <Ctrl><Alt><Del> for a software reset. This key sequence resets the computer's software by jumping to the beginning of the BIOS code and running the Power-On Self Test (POST).

### 1.7 Graphics Subsystem

The graphics subsystem features the nVidia RIVA128ZX graphics controller and a VIP video interface port.

See Intel's World Wide Web site for graphics drivers:

http://www.intel.com

### 1.7.1 nVidia RIVA128ZX Graphics Controller

The nVidia RIVA128ZX graphics controller is paired with 8 MB of 100 MHz SDRAM video memory and features:

- 2x AGP graphics support
- Resolutions up to 1600 x 1200 x 32 bits per pixel at 75 Hz refresh rate
- 64-bit graphics pipeline to video memory
- High-performance, 128-bit 2D/GUI/DirectDraw acceleration
- Interactive, Direct3D<sup>†</sup> acceleration
- Video acceleration for DirectDraw<sup>†</sup>/DirectVideo, MPEG-1, MPEG-2, and Indeo<sup>®</sup> video technology
- ACPI power management

| Resolution  | Bit Depth | Refresh Rates at 8 and 16 bpp              | Refresh Rates at 32 bpp |
|-------------|-----------|--------------------------------------------|-------------------------|
| 320 x 200   | 8, 16, 32 | 70, 72, 75, 85, 100, 120* (DDraw only)     | 120                     |
| 320 x 240   | 8, 16, 32 | 60, 70, 72, 75, 85, 100, 120* (DDraw only) | 120                     |
| 400 x 300   | 8, 16, 32 | 60, 70, 72, 75, 85, 100, 120* (DDraw only) | 120                     |
| 480 x 360   | 8, 16, 32 | 60, 70, 72, 75, 85, 100, 120* (DDraw only) | 120                     |
| 512 x 384   | 8, 16, 32 | 60, 70, 72, 75, 85, 100, 120* (DDraw only) | 120                     |
| 640 x 400   | 8, 16, 32 | 70, 72, 75, 85, 100, 120* (DDraw only)     | 120                     |
| 640 x 480   | 8, 16, 32 | 60, 70, 72, 75, 85, 100, 120               | 120                     |
| 800 x 600   | 8, 16, 32 | 60, 70, 72, 75, 85, 100, 120               | 120                     |
| 960 x 720   | 8, 16, 32 | 60, 70, 72, 75, 85, 100, 120* (DDraw only) | 120                     |
| 1024x 768   | 8, 16, 32 | 60, 70, 72, 75, 85, 100, 120               | 100@95 Hz               |
| 1152 x 864  | 8, 16, 32 | 60, 70, 72, 75, 85, 100, 120               | 120                     |
| 1280 x 1024 | 8, 16, 32 | 60, 70, 72, 75, 85, 100, 120               | 60@95 Hz                |
| 1600 x 1200 | 8, 16, 32 | 60, 70, 72, 75, 85                         | 120                     |

Table 2. nVidia RIVA 128ZX Refresh Rates

\* A refresh rate of 120 Hz is required for direct draw drivers.

### 1.7.2 VIP Video Interface Port

VIP is a standard interface between video-enabled graphics controllers and one or more video devices, such as video decoders. The VIP port features:

- Backward compatibility with the VESA<sup>†</sup> Feature Connector
- RIVA 128ZX supports an ITU-CCIR-656 input stream, as available from most PCI-based DVD cards and TV decoder cards, with horizontal (HSYNC) and vertical (VSYNC) synchronization, odd and even video field, and ancillary data functions
- Support for up to four VIP slave devices
- Plug-and-play support through the graphics controller AGP interface
- Variable resolutions and scan rates and interlaced and non-interlaced video

# 1.8 Audio Subsystem

The Audio Codec '97 (AC'97) compatible audio subsystem includes these features:

- Two chip split digital/analog architecture for improved S/N (signal-to-noise) ratio: ≥ 85dB measured at line out, from any analog input, including line in, CD-ROM, and auxiliary line in
- 3-D stereo enhancement
- Power management support for APM 1.2 and ACPI 1.0
- Audio inputs:
  - Three analog line-level stereo inputs for connection from line in, CD, and aux
  - Two analog line-level inputs for speakerphone input and PC beep
  - One mono microphone input
- Audio outputs:
  - Stereo line-level output
  - Mono output for speakerphone

The audio subsystem consists of these devices:

- Sound Blaster AudioPCI 64V audio controller
- Crystal Semiconductor CS4297 stereo audio codec

### 1.8.1 Sound Blaster AudioPCI 64V Audio Controller

- Interfaces to PCI bus as a Plug and Play device
- 100% DOS legacy compatible
- Access to main memory (through the PCI bus) for wavetable synthesis support does not require a separate wavetable ROM device
- PC98 compliant
- Connector for digital audio (optional)

### 1.8.2 Crystal Semiconductor CS4297 Stereo Audio Codec

- High performance 18-bit stereo full-duplex audio codec with up to 48 kHz sampling rate
- Connects to the Sound Blaster AudioPCI 64V using a five-wire digital interface

### 1.8.3 Audio Connectors

The audio connectors include the following:

- Back panel audio jacks: Line out, Line in, Mic in, and MIDI/Game Port
- ATAPI-style connectors: CD-ROM Audio, Line in (optional), Auxiliary line in, Telephony
- PC/PCI audio
- Digital audio (optional)

### ⇒ NOTE

The Line out connector, located on the back panel, is designed to power headphones or amplified speakers only. Poor audio quality may occur if passive (non-amplified) speakers are connected to this output.

#### 1.8.3.1 CD-ROM Audio Connector

A 1 x 4-pin ATAPI connector connects an internal CD-ROM drive to the audio mixer.

#### 1.8.3.2 Line In Connector (Optional)

A 1 x 4-pin ATAPI-style connector connects the left and right channel signals of an internal audio device to the audio subsystem. An audio-in signal interface of this type is necessary for applications such as TV tuners.

#### 1.8.3.3 Auxiliary Line In Connector

A 1 x 4-pin ATAPI-style connector connects the left and right channel signals of an internal audio device to the audio subsystem.

#### 1.8.3.4 Telephony Connector

A 1 x 4-pin ATAPI-style connector connects the monoaural audio signals of an internal telephony device to the audio subsystem. A monaural audio-in and audio-out signal interface is necessary for telephony applications such as speakerphones, fax/modems, and answering machines.

#### 1.8.3.5 PC/PCI Audio Connector

The PC/PCI audio connector is a 2 x 3-pin connector that may be used by some PCI add-in boards that require ISA DMA functionality. The most common example of this would be a PCI audio card. The ISA DMA functionality is required for true Sound Blaster compatibility. See Section 1.15.2 for the location and pinouts of the PC/PCI audio connector.

#### 1.8.3.6 Digital Audio Connector (Optional)

A 1 x 3-pin provides the digital signal output from the audio controller. The digital audio signal, when conditioned to provide a 1 V output through a transformer to meet the proper ground level shifting requirements, is capable of providing digital audio to external speakers or compressed AC-3<sup>†</sup> data to an external Dolby<sup>†</sup> Digital compatible encoder.

#### 1.8.4 Audio Drivers and Utilities

Audio software and utilities are available from Intel's World Wide Web site:

http://support.intel.com/support/motherboards/desktop

### **1.9 Hardware Monitor**

The hardware monitor subsystem provides low-cost instrumentation capabilities. The features of the hardware monitor subsystem include:

- Support for an optional chassis intrusion connector
- An integrated ambient temperature sensor
- Fan speed sensors (see Section 1.15.2.3 for the location of these connectors on the motherboard)
- Power supply voltage monitoring to detect levels above or below acceptable values

When suggested ratings for temperature, fan speed, or voltage are exceeded, an interrupt is activated. The hardware monitor component connects to the SMBus.

## 1.10 SCSI Hard Drive LED Connector

The SCSI hard drive LED connector is a 1 x 2-pin connector that allows add-in SCSI controller applications to use the same LED as the IDE controller. This connector can be connected to the LED output of the add-in controller card. The LED will indicate when data is being read or written using the add-in controller. See Section 1.15.2 for the location and pinouts of the SCSI hard drive LED connector.

# 1.11 Wake on LAN Technology

Wake on LAN technology enables remote wakeup of the computer through a network. Wake on LAN technology requires a PCI add-in network interface card (NIC) with remote wakeup capabilities. The remote wakeup connector on the NIC must be connected to the onboard Wake on LAN Technology connector. The NIC monitors network traffic at the MII interface; upon detecting a Magic Packet<sup>†</sup>, the NIC asserts a wakeup signal that powers up the computer. To access this feature use the Wake on LAN Technology connector. See Section 1.15.2 for the location and pinouts of the Wake on LAN Technology connector.

# 

For Wake on LAN technology, the 5-V standby line for the power supply must be capable of delivering  $+5 V \pm 5 \%$  at 720 mA. Failure to provide adequate standby current when implementing Wake on LAN technology, can damage the power supply.

### 1.12 Wake on Ring

Wake on Ring enables the computer to wake from sleep or soft-off mode when a call is received on a telephony device, such as a faxmodem, configured for operation on either serial port. The first incoming call powers up the computer. A second call must be made to access the computer. To access this feature use the Wake on Ring connector See Section 1.15.2 for the location and pinouts of the Wake on Ring connector.

### 1.13 Power Connector

When used with an ATX-compliant power supply that supports remote power on/off, the motherboard can turn off the system power through software control. See Section 6.2 for information about the ATX specification.

To enable soft-off control in software, advanced power management must be enabled in the Setup program and in the operating system. When the system BIOS receives the correct APM command from the operating system, the BIOS turns off power to the computer.

With soft-off enabled, if power to the computer is interrupted by a power outage or a disconnected power cord, when power resumes, the computer returns to the power state it was in before power was interrupted (on or off).

## 1.14 Speaker

A 47  $\Omega$  inductive speaker is mounted on the motherboard. The speaker provides audible error code (beep code) information during the power-on self test (POST).

### 1.15 Connectors

This section describes the motherboard's connectors. The connectors can be divided into three groups, as shown in Figure 3.

#### ⇒ NOTE

With the exception of the add-in board connectors, the number and type of connectors is the same for both the microATX and the full-size ATX form factor.



Figure 3. Connector Groups

### 1.15.1 Back Panel I/O Connectors

Figure 4 shows the location of the back panel I/O connectors.



Figure 4. Back Panel I/O Connectors

| Pin | Signal        |
|-----|---------------|
| 1   | Data          |
| 2   | Not connected |
| 3   | Ground        |
| 4   | Fused +5 V    |
| 5   | Clock         |
| 6   | Not connected |

#### Table 3. PS/2 Keyboard/Mouse Connectors

#### Table 4.USB Connector

| Pin | Signal                              | Pin | Signal                              |
|-----|-------------------------------------|-----|-------------------------------------|
| 1   | Fused +5 V                          | 5   | Fused +5 V                          |
| 2   | 3.3V differential USB signal USB_D- | 6   | 3.3V differential USB signal USB_D- |
| 3   | 3.3V differential USB signal USB_D+ | 7   | 3.3V differential USB signal USB_D+ |
| 4   | Ground                              | 8   | Ground                              |

#### Table 5.Serial Port Connector

| Pin | Signal                  |
|-----|-------------------------|
| 1   | DCD—Data Carrier Detect |
| 2   | SIN #Serial Data In     |
| 3   | SOUT #-Serial Data Out  |
| 4   | DTR—Data Terminal Ready |
| 5   | Ground                  |
| 6   | DSR—Data Set Ready      |
| 7   | RTS—Request to Send     |
| 8   | CTS—Clear to Send       |
| 9   | RI—Ring Indicator       |

| Pin     | Std Signal | ECP Signal           | EPP Signal | I/O |
|---------|------------|----------------------|------------|-----|
| 1       | STROBE#    | STROBE#              | WRITE#     | I/O |
| 2       | PD0        | PD0                  | PD0        | I/O |
| 3       | PD1        | PD1                  | PD1        | I/O |
| 4       | PD2        | PD2                  | PD2        | I/O |
| 5       | PD3        | PD3                  | PD3        | I/O |
| 6       | PD4        | PD4                  | PD4        | I/O |
| 7       | PD5        | PD5                  | PD5        | I/O |
| 8       | PD6        | PD6                  | PD6        | I/O |
| 9       | PD7        | PD7                  | PD7        | I/O |
| 10      | ACK#       | ACK#                 | INTR       | I   |
| 11      | BUSY       | BUSY#, PERIPHACK     | WAIT#      | I   |
| 12      | PERROR     | PE, ACKREVERSE#      | PE         | I   |
| 13      | SELECT     | SELECT               | SELECT     | I   |
| 14      | AUDOFD#    | AUDOFD#, HOSTACK     | DATASTB#   | 0   |
| 15      | FAULT#     | FAULT#, PERIPHREQST# | FAULT#     | I   |
| 16      | INIT#      | INIT#, REVERSERQST#  | RESET#     | 0   |
| 17      | SLCTIN#    | SLCTIN#              | ADDRSTB#   | 0   |
| 18 - 25 | GND        | GND                  | GND        | -   |

#### Table 7.VGA Connector

| Pin | Signal        |
|-----|---------------|
| 1   | RED           |
| 2   | GREEN         |
| 3   | BLUE          |
| 4   | Not connected |
| 5   | GND           |
| 6   | GND           |
| 7   | GND           |
| 8   | GND           |
| 9   | FUSED_+5V     |
| 10  | GND           |
| 11  | Not connected |
| 12  | MONID1        |
| 13  | HSYNC         |
| 14  | VSYNC         |
| 15  | MONID2        |

| Pin    | Signal         |
|--------|----------------|
| Тір    | Audio left in  |
| Ring   | Audio right in |
| Sleeve | Ground         |

#### Table 8. Audio Line-In Connector

#### Table 9. Audio Line-Out Connector

| Pin    | Signal          |
|--------|-----------------|
| Tip    | Audio left out  |
| Ring   | Audio right out |
| Sleeve | Ground          |

#### Table 10. Audio Mic In Connector

| Pin    | Signal           |
|--------|------------------|
| Tip    | Mono in          |
| Ring   | Mic bias voltage |
| Sleeve | Ground           |

#### Table 11. MIDI/Game Port Connector

| Pin | Signal Name  | Pin | Signal Name  |  |
|-----|--------------|-----|--------------|--|
| 1   | +5 V (fused) | 9   | +5 V (fused) |  |
| 2   | GP4 (JSBUT0) | 10  | GP6 (JSBUT2) |  |
| 3   | GP0 (JSX1)   | 11  | GP2 (JSX2)   |  |
| 4   | Ground       | 12  | MIDI-OUT     |  |
| 5   | Ground       | 13  | GP3 (JSY2)   |  |
| 6   | GP1 (JSY1)   | 14  | GP7 (JSBUT3) |  |
| 7   | GP5 (JSBUT1) | 15  | MIDI-IN      |  |
| 8   | +5 V (fused) |     |              |  |

### 1.15.2 Midboard Connectors

The midboard connectors are divided into the following functional groups:

- Audio/video (see Section 1.15.2.1)
  - Digital audio (optional)
  - Auxiliary line in
  - Line in (optional)
  - Telephony
  - CD-ROM
  - VIP video
  - PC/PCI audio
- Peripheral interfaces (see Section 1.15.2.2)
  - USB front panel
  - SCSI LED
  - Diskette Drive
  - IDE
  - Serial port B
- Hardware Management and Power (see Section 1.15.2.3)
  - Chassis Intrusion
  - Fans
  - Power
  - Wake on Ring
  - Wake on LAN Technology
- Add-in board (see Section 1.15.2.4)
  - ISA Bus
  - PCI Bus

#### 1.15.2.1 Audio/Video

Figure 5 shows the location of the midboard audio/video connectors.



Figure 5. Midboard Audio/Video Connectors

| Table 12.Digital Audio Connector (optional)<br>(J2B1) |           |
|-------------------------------------------------------|-----------|
| Pin                                                   | Signal    |
| 1                                                     | VCC       |
| 2                                                     | SPDIF_OUT |
| 3                                                     | Ground    |

# Table 13.Line In Connector (optional) (blue)<br/>(J2D3)

| Pin | Signal                  |
|-----|-------------------------|
| 1   | Left auxiliary line in  |
| 2   | Ground                  |
| 3   | Ground                  |
| 4   | Right auxiliary line in |

# Table 14.Auxiliary Line In Connector<br/>(natural) (J2D2)

| Pin | Signal                  |
|-----|-------------------------|
| 1   | Left auxiliary line in  |
| 2   | Ground                  |
| 3   | Ground                  |
| 4   | Right auxiliary line in |

# Table 15.Telephony Connector (green)<br/>(J2D1)

| Pin | Signal                   |
|-----|--------------------------|
| 1   | Analog audio mono input  |
| 2   | Ground                   |
| 3   | Ground                   |
| 4   | Analog audio mono output |

#### Table 16. CD-ROM Connector (black) (J2E1)

| Pin | Signal                        |
|-----|-------------------------------|
| 1   | Left audio input from CD-ROM  |
| 2   | CD audio differential ground  |
| 3   | CD audio differential ground  |
| 4   | Right audio input from CD-ROM |

| Pin | VESA Signal   | VIP Signal | Pin | VESA Signal | VIP Signal    |
|-----|---------------|------------|-----|-------------|---------------|
| 1   | Ground        | Ground     | 2   | P0          | VID[0]        |
| 3   | Ground        | Ground     | 4   | P1          | VID[1]        |
| 5   | Ground        | Ground     | 6   | P2          | VID[2]        |
| 7   | EVIDEO        | HAD[1]     | 8   | P3          | VID[3]        |
| 9   | ESYNC         | HAD[0]     | 10  | P4          | VID[4]        |
| 11  | EDCLK #       | HCTL       | 12  | P5          | VID[5]        |
| 13  | Not connected | SCL        | 14  | P6          | VID[6]        |
| 15  | Ground        | Ground     | 16  | P7          | VID[7]        |
| 17  | Ground        | Ground     | 18  | DCLK        | PIXCLK        |
| 19  | Ground        | Ground     | 20  | BLANK #     | VIPCLK        |
| 21  | Ground        | Ground     | 22  | HSYNC       | Not connected |
| 23  | Not connected | VIRQ #     | 24  | VSYNC       | Not connected |
| 25  | Not connected | SDA        | 26  | Ground      | Ground        |

 Table 17.
 VIP Video Connector (J7G1)

### Table 18. PC/PCI Audio Connector (J10C1)

| Pin | Signal               | Pin | Signal                    |
|-----|----------------------|-----|---------------------------|
| 1   | PC_PCIGNTA # (grant) | 2   | Ground                    |
|     | Кеу                  | 4   | PC_PCIREQA # (request)    |
| 5   | Ground               | 6   | SERIRQ (serial interrupt) |

### 1.15.2.2 Peripheral Interfaces

Figure 6 shows the location of the peripheral interface connectors.



#### Figure 6. Peripheral Interface Connectors

| Pin | Signal     | Pin | Signal      |  |
|-----|------------|-----|-------------|--|
| 1   | TP_FPUSB_1 | 2   | VCC         |  |
| 3   | Ground     | 4   | TP_FUSB_4   |  |
| 5   | TP_FPUSB_5 | 6   | FNT_USBP0   |  |
| 7   | Ground     | 8   | FNT_USBP0 # |  |
| 9   | Ground     |     |             |  |

| Table 20. | SCSI LED Connector (J9G2) |
|-----------|---------------------------|
|-----------|---------------------------|

| Pin | Signal        |
|-----|---------------|
| 1   | SCSI activity |
| 2   | Not connected |

| Pin | Signal     | Pin | Signal                           |
|-----|------------|-----|----------------------------------|
| 1   | Ground     | 2   | DENSEL                           |
| 3   | Ground     | 4   | Reserved                         |
| 5   | Кеу        | 6   | FDEDIN                           |
| 7   | Ground     | 8   | FDINDX# (Index)                  |
| 9   | Ground     | 10  | FDM00# (Motor Enable A)          |
| 11  | Ground     | 12  | No connect                       |
| 13  | Ground     | 14  | FDDS0# (Drive Select A)          |
| 15  | Ground     | 16  | No connect                       |
| 17  | No connect | 18  | FDDIR# (Stepper Motor Direction) |
| 19  | Ground     | 20  | FDSTEP# (Step Pulse)             |
| 21  | Ground     | 22  | FDWD# (Write Data)               |
| 23  | Ground     | 24  | FDWE# (Write Enable)             |
| 25  | Ground     | 26  | FDTRK0# (Track 0)                |
| 27  | No connect | 28  | FDWPD# (Write Protect)           |
| 29  | Ground     | 30  | FDRDATA# (Read Data)             |
| 31  | Ground     | 32  | FDHEAD# (Side 1 Select)          |
| 33  | Ground     | 34  | DSKCHG# (Diskette Change)        |

Table 21. Diskette Drive Connector (J10F1)

| Pin | Signal                            | Pin | Signal                            |
|-----|-----------------------------------|-----|-----------------------------------|
| 1   | Reset IDE                         | 2   | Ground                            |
| 3   | Data 7                            | 4   | Data 8                            |
| 5   | Data 6                            | 6   | Data 9                            |
| 7   | Data 5                            | 8   | Data 10                           |
| 9   | Data 4                            | 10  | Data 11                           |
| 11  | Data 3                            | 12  | Data 12                           |
| 13  | Data 2                            | 14  | Data 13                           |
| 15  | Data 1                            | 16  | Data 14                           |
| 17  | Data 0                            | 18  | Data 15                           |
| 19  | Ground                            | 20  | Кеу                               |
| 21  | DDRQ0 [DDRQ1]                     | 22  | Ground                            |
| 23  | I/O Write#                        | 24  | Ground                            |
| 25  | I/O Read#                         | 26  | Ground                            |
| 27  | IOCHRDY                           | 28  | P_ALE (Cable Select pullup)       |
| 29  | DDACK0# [DDACK1#]                 | 30  | Ground                            |
| 31  | IRQ 14 [IRQ 15]                   | 32  | Reserved                          |
| 33  | DAG1 (Address 1)                  | 34  | Reserved                          |
| 35  | DAG0 (Address 0)                  | 36  | DAG2Address 2                     |
| 37  | Chip Select 1P# [Chip Select 1S#] | 38  | Chip Select 3P# [Chip Select 3S#] |
| 39  | Activity#                         | 40  | Ground                            |

Table 22. PCI IDE Connectors (J9F1, J9F2)

NOTE: Signal names in brackets ([]) are for the secondary IDE connector.

### Table 23. Serial Port B Connector (J10B2)

| Pin | Signal                  | Pin | Signal                                |
|-----|-------------------------|-----|---------------------------------------|
| 1   | DCD—Data Carrier Detect | 2   | DSR—Data Set Ready                    |
| 3   | SIN #—Serial Data In    | 4   | RTS—Request to Send                   |
| 5   | SOUT #—Serial Data Out  | 6   | CTS—Clear to Send                     |
| 7   | DTR—Data Terminal Ready | 8   | RI—Ring Indicator                     |
| 9   | Ground                  |     | · · · · · · · · · · · · · · · · · · · |

### 1.15.2.3 Hardware Management and Power

Figure 7 shows the location of the hardware management connectors.



Figure 7. Hardware Management Connectors

| Table 24. | Chassis Intrusion Connector |
|-----------|-----------------------------|
|           | (J4K1)                      |

| Pin Signal |              |  |
|------------|--------------|--|
| 1          | Ground       |  |
| 2          | CHS_SECURITY |  |

| Table 25. | Fan 3 (Processor Fan) Connector(J4K3) |  |
|-----------|---------------------------------------|--|
| Pin       | Signal                                |  |
| 1         | Ground                                |  |
| 2         | +12 V                                 |  |
| 3         | Ground                                |  |

### Table 26. Power Connector (J7J1)

| Pin | Signal                               | Pin | Signal                              |
|-----|--------------------------------------|-----|-------------------------------------|
| 1   | +3.3 V                               | 11  | +3.3 V                              |
| 2   | +3.3 V                               | 12  | -12 V                               |
| 3   | Ground                               | 13  | Ground                              |
| 4   | +5 V                                 | 14  | PS-ON# (power supply remote on/off) |
| 5   | Ground                               | 15  | Ground                              |
| 6   | +5 V                                 | 16  | Ground                              |
| 7   | Ground                               | 17  | Ground                              |
| 8   | PWRGD (Power Good)                   | 18  | -5 V                                |
| 9   | +5 VSB (Standby for real-time clock) | 19  | +5 V                                |
| 10  | +12 V                                | 20  | +5 V                                |

### ⇒ NOTE

The standard SFX 90 W power supply is not sufficient for the RC440BX motherboard. For more information, see Section 1.13.

### Table 27. Wake on Ring Connector (J9H2)

| Pin | Signal |
|-----|--------|
| 1   | Ground |
| 2   | RINGA# |

# Table 28.Fan 1 (Power Supply Fan)Connector (optional) (J9H3)

| Pin | Signal        |
|-----|---------------|
| 1   | Ground        |
| 2   | +12 V (FAN_C) |
| 3   | Tach          |

| Table 29. | Wake on LAN Technology<br>Connector (J9G3) |
|-----------|--------------------------------------------|
| Pin       | Signal                                     |
| 1         | +5 VSB                                     |
| 2         | Ground                                     |
| 3         | WOL                                        |

# Table 30.Fan 2 (System Fan) Connector<br/>(J10D1)

| Pin | Signal        |  |
|-----|---------------|--|
| 1   | Ground        |  |
| 2   | +12 V (FAN_C) |  |
| 3   | Tach          |  |

### 1.15.2.4 Add-In Board

Figure 8 shows the location of the add-in board connectors. "1" shows the number and location of these connectors when a microATX form factor is used. "2" shows the number and location of these connectors when a full ATX form factor is used.



Figure 8. Add-In Board Connectors

| Pin | Signal *        | Pin | Signal *         |
|-----|-----------------|-----|------------------|
| B1  | Ground          | A1  | IOCHK# (IOCHCK#) |
| B2  | RESET (RESDRV)  | A2  | SD7              |
| B3  | +5 V            | A3  | SD6              |
| B4  | IRQ9            | A4  | SD5              |
| B5  | -5 V            | A5  | SD4              |
| B6  | DRQ2            | A6  | SD3              |
| B7  | -12 V           | A7  | SD2              |
| B8  | SRDY# (NOWS#)   | A8  | SD1              |
| B9  | +12 V           | A9  | SD0              |
| B10 | Ground          | A10 | IOCHRDY (CHRDY)  |
| B11 | SMEMW# (SMWTC#) | A11 | AEN              |
| B12 | SMEMR# (SMRDC#) | A12 | SA19             |
| B13 | IOW# (IOWC#)    | A13 | SA18             |
| B14 | IOR# (IORC#)    | A14 | SA17             |
| B15 | DACK3#          | A15 | SA16             |
| B16 | DRQ3            | A16 | SA15             |
| B17 | DACK1#          | A17 | SA14             |
| B18 | DRQ1            | A18 | SA13             |
| B19 | REFRESH#        | A19 | SA12             |
| B20 | BCLK            | A20 | SA11             |
| B21 | IRQ7            | A21 | SA10             |
| B22 | IRQ6            | A22 | SA9              |
| B23 | IRQ5            | A23 | SA8              |
| B24 | IRQ4            | A24 | SA7              |
| B25 | IRQ3            | A25 | SA6              |
| B26 | DACK2#          | A26 | SA5              |
| B27 | ТС              | A27 | SA4              |
| B28 | BALE            | A28 | SA3              |
| B29 | +5 V            | A29 | SA2              |
| B30 | OSC             | A30 | SA1              |
| B31 | Ground          | A31 | SA0              |
| Key |                 | Key |                  |
| D1  | MEMCS16# (M16#) | C1  | SBHE#            |
| D2  | IOCS16# (IO16#) | C2  | LA23             |
| D3  | IRQ10           | C3  | LA22             |
| D4  | IRQ11           | C4  | LA21             |
| D5  | IRQ12           | C5  | LA20             |
| D6  | IRQ15           | C6  | LA19             |

### Table 31. ISA Bus Connectors

continued

|     | ( , , , , , , , , , , , , , , , , , , , |     |               |
|-----|-----------------------------------------|-----|---------------|
| D7  | IRQ14                                   | C7  | LA18          |
| D8  | DACK0#                                  | C8  | LA17          |
| D9  | DRQ0                                    | C9  | MEMR# (MRDC#) |
| D10 | DACK5#                                  | C10 | MEMW# (MWTC#) |
| D11 | DRQ5                                    | C11 | SD8           |
| D12 | DACK6#                                  | C12 | SD9           |
| D13 | DRQ6                                    | C13 | SD10          |
| D14 | DACK7#                                  | C14 | SD11          |
| D15 | DRQ7                                    | C15 | SD12          |
| D16 | +5 V                                    | C16 | SD13          |
| D17 | Master16# (MASTER#)                     | C17 | SD14          |
| D18 | Ground                                  | C18 | SD15          |

Table 31. ISA Bus Connectors (continued)

\* Items in parentheses are alternate versions of signal names.

| Pin | Signal          | Pin | Signal                | Pin | Signal        | Pin | Signal     |
|-----|-----------------|-----|-----------------------|-----|---------------|-----|------------|
| A1  | Ground (TRST#)* | B1  | -12 V                 | A32 | AD16          | B32 | AD17       |
| A2  | +12 V           | B2  | Ground (TCK)*         | A33 | +3.3 V        | B33 | C/BE2#     |
| A3  | +5 V (TMS)*     | B3  | Ground                | A34 | FRAME#        | B34 | Ground     |
| A4  | +5 V (TDI)*     | B4  | no connect (TDO)*     | A35 | Ground        | B35 | IRDY#      |
| A5  | +5 V            | B5  | +5 V                  | A36 | TRDY#         | B36 | +3.3 V     |
| A6  | INTA#           | B6  | +5 V                  | A37 | Ground        | B37 | DEVSEL#    |
| A7  | INTC#           | B7  | INTB#                 | A38 | STOP#         | B38 | Ground     |
| A8  | +5 V            | B8  | INTD#                 | A39 | +3.3 V        | B39 | LOCK#      |
| A9  | Reserved        | B9  | no connect (PRSNT1#)* | A40 | +5 V (SDONE)* | B40 | PERR#      |
| A10 | +5 V (I/O)      | B10 | Reserved              | A41 | +5 V (SBO#)*  | B41 | +3.3 V     |
| A11 | Reserved        | B11 | no connect (PRSNT2#)* | A42 | Ground        | B42 | SERR#      |
| A12 | Ground          | B12 | Ground                | A43 | PAR           | B43 | +3.3 V     |
| A13 | Ground          | B13 | Ground                | A44 | AD15          | B44 | C/BE1#     |
| A14 | +3.3 V aux      | B14 | Reserved              | A45 | +3.3 V        | B45 | AD14       |
| A15 | RST#            | B15 | Ground                | A46 | AD13          | B46 | Ground     |
| A16 | +5 V (I/O)      | B16 | CLK                   | A47 | AD11          | B47 | AD12       |
| A17 | GNT#            | B17 | Ground                | A48 | Ground        | B48 | AD10       |
| A18 | Ground          | B18 | REQ#                  | A49 | AD09          | B49 | Ground     |
| A19 | PME#            | B19 | +5 V (I/O)            | A50 | Key           | B50 | Key        |
| A20 | AD30            | B20 | AD31                  | A51 | Key           | B51 | Key        |
| A21 | +3.3 V          | B21 | AD29                  | A52 | C/BE0#        | B52 | AD08       |
| A22 | AD28            | B22 | Ground                | A53 | +3.3 V        | B53 | AD07       |
| A23 | AD26            | B23 | AD27                  | A54 | AD06          | B54 | +3.3 V     |
| A24 | Ground          | B24 | AD25                  | A55 | AD04          | B55 | AD05       |
| A25 | AD24            | B25 | +3.3 V                | A56 | Ground        | B56 | AD03       |
| A26 | IDSEL           | B26 | C/BE3#                | A57 | AD02          | B57 | Ground     |
| A27 | +3.3 V          | B27 | AD23                  | A58 | AD00          | B58 | AD01       |
| A28 | AD22            | B28 | Ground                | A59 | +5 V (I/O)    | B59 | +5 V (I/O) |
| A29 | AD20            | B29 | AD21                  | A60 | REQ64C#       | B60 | ACK64C#    |
| A30 | Ground          | B30 | AD19                  | A61 | +5 V          | B61 | +5 V       |
| A31 | AD18            | B31 | +3.3 V                | A62 | +5 V          | B62 | +5 V       |

Table 32. PCI Bus Connectors

\* These signals (in parentheses) are optional in the PCI specification and are not currently implemented.

## 1.15.3 Front Panel Connectors

Figure 9 shows the location of the front panel connectors, and Table 33 lists the connector signals.



Figure 9. Front Panel I/O Connectors

| Pin | Signal    | In/Out | Description                                  | Pin | Signal           | In/Out | Description               |
|-----|-----------|--------|----------------------------------------------|-----|------------------|--------|---------------------------|
| 1   | HD_PWR    | Out    | Hard disk LED pullup (330 $\Omega$ ) to +5 V | 2   | HDR_BLNK_<br>GRN | Out    | Front panel green<br>LED  |
| 3   | HAD#      | Out    | Hard disk active LED                         | 4   | HDR_BLNK_<br>YEL | Out    | Front panel yellow<br>LED |
| 5   | GND       |        | Ground                                       | 6   | FPBUT_IN         | In     | Front panel On/Off button |
| 7   | FP_RESET# | In     | Front panel Reset button                     | 8   | GND              |        | Ground                    |
| 9   | +5 V      | Out    | IR Power                                     | 10  | FPSLP#           | In     | Front panel Sleep button  |
| 11  | IRRX      | In     | IrDA serial input                            | 12  | GND              |        | Ground                    |
| 13  | GND       |        | Ground                                       | 14  | (pin removed)    |        | Not connected             |
| 15  | IRTX      | Out    | IrDA serial output                           | 16  | +5 V             | Out    | Power                     |
| 17  | N/C       |        | Not connected                                | 18  | N/C              |        | Not connected             |

### Table 33. Front Panel I/O Connector (J10H1)

Pins 1 and 3 can be connected to an LED to provide a visual indicator that data is being read from or written to a hard drive. For the LED to function properly, an IDE drive must be connected to the onboard hard drive controller.

Pins 2 and 4 can be connected either a single or dual colored LED that will light when the computer is powered on. Table 33 and Table 34 show the possible states for these LEDs.

| LED State      | Description                       |
|----------------|-----------------------------------|
| Off            | Off                               |
| Steady Green   | Running                           |
| Blinking Green | Running or message waiting (Note) |

Table 34. Power LED (Single-colored)

Note: To utilize the message waiting function, an OnNow / Instantly

Available aware message capturing software application must be invoked.

Table 35. Power LED (Dual-colored)

| LED State       | Description                        |
|-----------------|------------------------------------|
| Off             | Off                                |
| Steady Green    | Running                            |
| Blinking Green  | Running or message waiting (Note)  |
| Steady Yellow   | Sleeping                           |
| Blinking Yellow | Sleeping or message waiting (Note) |

Note: To utilize the message waiting function, an OnNow / Instantly

Available aware message capturing software application must be invoked.

Pins 6 and 8 can be connected to a front panel power switch. The switch must pull the SW\_ON# pin to ground for at least 50 ms to signal the power supply to switch on or off. (The time requirement is due to internal debounce circuitry on the motherboard.) At least two seconds must pass before the power supply will recognize another on/off signal.

Pins 5 and 7 can be connected to a momentary SPST type switch that is normally open. When the switch is closed, the motherboard resets and runs the POST.

Pins 10 and 12 can be connected to a momentary SPST type switch that is normally open. When the switch is pressed and the power is on, the motherboard will toggle in or out of the sleep state.

Pins 11, and 13 - 16 can be connected to an IrDA module. After the IrDA interface is configured, files can be transferred to or from portable devices such as laptops, PDAs, and printers using application software.

# 1.16 Jumper Blocks

The motherboard has two jumper blocks. Figure 10 shows the location of the motherboard's jumper blocks.

#### 

Do not move the jumper with the power on. Always turn off the power and unplug the power cord from the computer before changing the jumper.



Figure 10. Location of the Jumper Blocks

## 1.16.1 USB Port 0 Configuration Jumper Block

This 6-pin jumper block enables configuration of USB Port 0. Table 36 describes the jumper settings for configuring USB Port 0.

Table 36. USB Port 0 Configuration Jumper Settings

| Jumper      | Configuration                                                  |
|-------------|----------------------------------------------------------------|
| 2-3 and 5-6 | USB Port 0 signals are routed to the back panel.               |
| 1-2 and 4-5 | USB Port 0 signals are routed for a front panel USB connector. |
| None        | USB Port 0 is disconnected from either location.               |

## 1.16.2 BIOS Setup Configuration Jumper Block

This 3-pin jumper block enables all motherboard configuration to be done in BIOS Setup. Table 37 describes the jumper settings for normal, configure, and recovery modes.

| Function  | Jumper | Configuration                                                                         |
|-----------|--------|---------------------------------------------------------------------------------------|
| Normal    | 1-2    | The BIOS uses current configuration information and passwords for booting.            |
| Configure | 2-3    | After the POST runs, Setup runs automatically. The maintenance menu is displayed.     |
| Recovery  | none   | The BIOS attempts to recover the BIOS configuration. A recovery diskette is required. |

Table 37. BIOS Setup Configuration Jumper Settings

# **1.17 Mechanical Considerations**

## 1.17.1 Form Factor

Section 1.17.1.1 discusses the microATX form factor. Section 1.17.1.2 discusses the full ATX form factor.

### 1.17.1.1 microATX Form Factor

The motherboard is designed to fit into a microATX-form-factor chassis. Figure 11 illustrates the mechanical form factor for the motherboard. Dimensions are given in inches. The outer dimensions are 9.6 x 9.6 inches. Location of the I/O connectors and mounting holes are in strict compliance with the microATX specification (see Section 6.2).



Figure 11. microATX Motherboard Dimensions

# 

As permitted by the microATX specification, the optional hole at location S in Figure 11 was omitted from the RC440BX. The chassis standoff in this position should not be implemented or should be removable to avoid damage to traces on the motherboard.

### 1.17.1.2 Full ATX Form Factor

The motherboard is designed to fit into a standard ATX form-factor chassis. The motherboard's outer dimensions are  $12 \times 9.6$  inches. Figure 12 shows that the mechanical form factor, the I/O connector locations, and the mounting hole locations are in compliance with the ATX specification (see Section 6.2 for information about the ATX specification).



Figure 12. Full ATX Motherboard Dimensions

## 1.17.2 I/O Shield

The back panel I/O shield for the motherboard must meet specific dimension and material requirements. Systems based on this motherboard need the back panel I/O shield to pass certification testing. Figure 13 shows the critical dimensions of the chassis-dependent I/O shield. Figure 14 shows the critical dimensions of the chassis-independent I/O shield. Dimensions are given in inches. Both figures indicate the position of each cutout. Additional design considerations for I/O shields relative to chassis requirements are described in the microATX specification. The dimensions of the back panel I/O shield for a microATX form factor are identical to the dimensions for an ATX form factor. See Section 6.2 for information about the microATX specification.

### ⇒ NOTE





Figure 13. Back Panel I/O Shield Dimensions (Intel ATX/microATX Chassis)

### ⇒ NOTE

A chassis-independent I/O shield designed to be compliant with the ATX chassis specification 2.01 is available from Intel.



Figure 14. Back Panel I/O Shield Dimensions (ATX/microATX Chassis-Independent)

# **1.18 Electrical Considerations**

### 1.18.1 Add-in Board Considerations

The motherboard is designed to provide 2 A (average) of +5 V current for each add-in board. The total +5 V current draw for add-in boards in a fully-loaded motherboard (all four expansion slots filled) must not exceed 8 A.

### 1.18.2 Power Consumption

Table 38 and Table 39 list voltage and current specifications for a computer that contains the motherboard, a 350 MHz Pentium II processor, 32 MB SDRAM, 512 KB cache, 3.5-inch diskette drive, 2.1 GB IDE hard disk drive, and a 6X IDE CD-ROM drive. This information is provided only as a guide for calculating approximate power usage with additional resources added.

Values for the Windows 95 desktop mode are measured at 640 x 480 x 256 colors and 60 Hz refresh rate. AC watts are measured with a typical 145 W supply, nominal input voltage and frequency, with true RMS wattmeter at the line input.

| Voltage           | Acceptable Tolerance | Wattage | Current |
|-------------------|----------------------|---------|---------|
| +3.3 V            | ± 5%                 | 46 W    | 13.94 A |
| +5 V              | ± 5%                 | 40 W    | 8 A     |
| -5 V              | ± 5%                 | 0 W     | 0 A     |
| +12 V             | ± 5%                 | 9 W     | 750 mA  |
| -12 V             | ± 5%                 | 3 W     | 250 mA  |
| 5 V SB (Stand By) | ± 5%                 | 3.6 W   | 720 mA  |

#### Table 38. DC Voltage

### Table 39. Power Usage

|                                                                  |            | DC (amps) at: |        |          |          |
|------------------------------------------------------------------|------------|---------------|--------|----------|----------|
| Mode                                                             | AC (watts) | +3.3 V        | +5 V   | +12 V    | -12 V    |
| DOS prompt, APM disabled                                         | 46 W       | 1.64 A        | 3.16 A | 178 mA   | 16.55 mA |
| Windows 95 desktop, APM disabled                                 | 47 W       | 1.59 A        | 3.17 A | 190.5 mA | 32.83 mA |
| Windows 95 desktop, APM enabled, in System Management Mode (SMM) | 29 W       | 1.58 A        | 85 mA  | 156 mA   | 32.64 mA |

For typical configurations, the motherboard is designed to operate with at least a 200 W power supply. Use a higher wattage supply for heavily loaded configurations.

Table 40 lists the maximum DC voltage and current requirements for fan 2 (the system fan) when the board is in the Sleep mode or Normal operating mode. Power consumption is independent of the operating system used and other variables.

| Mode   | Voltage | Maximum Current (Amps) |
|--------|---------|------------------------|
| Sleep  | 6.7 VDC | 1 A                    |
| Normal | 9.1 VDC | 1 A                    |

Table 40. Fan 2 (System Fan) DC Power Requirements

## 1.18.3 Power Supply Considerations

System integrators should refer to the power usage values listed in Table 38 when selecting a power supply for use with this motherboard. The power supply must comply with the following recommendations found in the indicated sections of the ATX form factor specification (see Section 6.2).

- The potential relation between 3.3 VDC and +5 VDC power rails (Section 4.2)
- The current capability of the +5 VSB line (Section 4.2.1.2)
- All timing parameters (Section 4.2.1.3)
- All voltage tolerances (Section 4.2.2)

# **1.19 Thermal Considerations**

Figure 15 shows the locations of the thermally-sensitive components. Table 41 provides maximum component case temperatures for motherboard components that could be sensitive to thermal changes. Case temperatures could be affected by the operating temperature, current load, or operating frequency. Maximum case temperatures are important when considering proper airflow to cool the motherboard.



Figure 15. Thermally-sensitive Components

# 

An ambient temperature that exceeds the board's maximum operating temperature by 5  $^{\circ}$ C to 10  $^{\circ}$ C could cause components to exceed their maximum case temperature and malfunction. For information about the maximum operating temperature, see the environmental specifications in Section 1.21.

| Component                                    | Maximum ( | Case Temperature      |  |
|----------------------------------------------|-----------|-----------------------|--|
| Pentium II processor                         | 233 MHz   | 75 °C (thermal plate) |  |
|                                              | 266 MHz   | 75 °C (thermal plate) |  |
|                                              | 300 MHz   | 72 °C (thermal plate) |  |
|                                              | 333 MHz   | 65 °C (thermal plate) |  |
|                                              | 350 MHz   | 75 °C (thermal plate) |  |
|                                              | 400 MHz   | 75 °C (thermal plate) |  |
| Celeron processor                            | 266 MHz   | 85 °C                 |  |
|                                              | 300 MHz   | 85 °C                 |  |
|                                              | 300A MHz  | 85 °C                 |  |
|                                              | 333 MHz   | 85 °C                 |  |
| Intel 82443BX (PAC)                          | 105 °C    | ·                     |  |
| nVidia RIVA 128ZX graphics controller        | 120 °C    |                       |  |
| Sound Blaster Audio PCI 64V audio controller | 70 °C     |                       |  |
| Intel 82371EB (PIIX4E)                       | 85 °C     |                       |  |

Table 41. Thermal Considerations for Components

## 1.20 Reliability

The mean time between failures (MTBF) prediction is calculated using component and subassembly random failure rates. The calculation is based on the Bellcore Reliability Prediction Procedure, TR-NWT-000332, Issue 4, September 1991. The MTBF prediction is for estimating repair rates and spare parts requirements.

The Mean Time Between Failures (MTBF) data is calculated from predicted data at 55 °C.

Motherboard MTBF: 122,777 hours

# 1.21 Environmental

Table 42 lists the environmental specifications for the motherboard.

| Parameter     | Specification                                                              |                    |                             |  |  |  |
|---------------|----------------------------------------------------------------------------|--------------------|-----------------------------|--|--|--|
| Temperature   |                                                                            |                    |                             |  |  |  |
| Non-Operating | -40 °C to +70 °C                                                           |                    |                             |  |  |  |
| Operating     | 0 °C to +55 °C                                                             |                    |                             |  |  |  |
| Shock         |                                                                            |                    |                             |  |  |  |
| Unpackaged    | 30 G trapezoidal wave                                                      | eform              |                             |  |  |  |
|               | Velocity change of 170 inches/second                                       |                    |                             |  |  |  |
| Packaged      | Half sine 2 millisecond                                                    |                    |                             |  |  |  |
|               | Product Weight                                                             | Free Fall (inches) | Velocity Change (inches/sec |  |  |  |
|               | <20 lbs.                                                                   | 36                 | 167                         |  |  |  |
|               | 21-40 lbs.                                                                 | 30                 | 152                         |  |  |  |
|               | 41-80 lbs.                                                                 | 24                 | 136                         |  |  |  |
|               | 81-100 lbs.                                                                | 18                 | 118                         |  |  |  |
| Vibration     |                                                                            |                    |                             |  |  |  |
| Unpackaged    | 5 Hz to 20 Hz : 0.01g <sup>2</sup> Hz sloping up to 0.02 g <sup>2</sup> Hz |                    |                             |  |  |  |
|               | 20 Hz to 500 Hz : 0.02g <sup>2</sup> Hz (flat)                             |                    |                             |  |  |  |
| Packaged      | 10 Hz to 40 Hz : 0.01                                                      | 5g² Hz (flat)      |                             |  |  |  |
|               | 40 Hz to 500 Hz : $0.015g^2$ Hz sloping down to $0.00015~g^2$ Hz           |                    |                             |  |  |  |

Table 42. Motherboard Environmental Specifications

# 1.22 Regulatory Compliance

This motherboard complies with the following safety and EMC regulations when correctly installed in a compatible host system.

| Regulation                                                               | Title                                                                                                                               |
|--------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| UL 1950/CSA950, 3 <sup>rd</sup> edition, Dated 07-28-95                  | Bi-National Standard for Safety of Information Technology<br>Equipment including Electrical Business Equipment. (USA and<br>Canada) |
| EN 60950, 2 <sup>nd</sup> Edition, 1992 (with Amendments 1, 2, 3, and 4) | The Standard for Safety of Information Technology Equipment including Electrical Business Equipment. (European Community)           |
| IEC 950, 2 <sup>nd</sup> edition, 1991 (with Amendments 1, 2, 3, and 4)  | The Standard for Safety of Information Technology Equipment including Electrical Business Equipment. (International)                |
| EMKO-TSE (74-SEC) 207/94                                                 | Summary of Nordic deviations to EN 60950. (Norway, Sweden, Denmark, and Finland)                                                    |

### Table 43. Safety Regulations

#### Table 44. EMC Regulations

| Regulation                                           | Title                                                                                                                                             |
|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| FCC Class B                                          | Title 47 of the Code of Federal Regulations, Parts 2 and 15,<br>Subpart B, pertaining to unintentional radiators. (USA)                           |
| CISPR 22, 2 <sup>nd</sup> Edition, 1993<br>(Class B) | Limits and methods of measurement of Radio Interference<br>Characteristics of Information Technology Equipment.<br>(International)                |
| VCCI Class B (ITE)                                   | Implementation Regulations for Voluntary Control of Radio<br>Interference by Data Processing Equipment and Electronic Office<br>Machines. (Japan) |
| EN55022 (1994) (Class B)                             | Limits and methods of measurement of Radio Interference<br>Characteristics of Information Technology Equipment. (Europe)                          |
| EN50082-1 (1992)                                     | Generic Immunity Standard; Currently compliance is determined via testing to IEC 801-2, -3, and -4. (Europe)                                      |
| ICES-003 (1997)                                      | Interference-Causing Equipment Standard, Digital Apparatus,<br>Class B (Including CRC c.1374) (Canada)                                            |

This printed circuit assembly has the following product certification markings

- UL Joint Recognition Mark: Consists of small c followed by a stylized backward UR and followed by a small US (Component side)
- Manufacturer's recognition mark: Consists of a unique UL recognized manufacturer's logo, along with a flammability rating (94V-0) (Solder side)
- UL File Number for motherboards: E139761 (Component side)
- PB Part Number: Intel bare circuit board part number
   microATX: 717349-002(Solder side), Full ATX: 717320-002 (Solder side)
- Battery "+ Side Up" marking: located on the component side of the board in close proximity to the battery holder
- FCC Logo/Declaration: (Solder side)
- CE Mark: (Component side) The CE mark should also be on the shipping container

RC440BX Motherboard Technical Product Specification

# What This Chapter Contains

| 2.1 | Memory Map                  | 61 |
|-----|-----------------------------|----|
|     | DMA Channels                |    |
|     | I/O Мар                     |    |
|     | PCI Configuration Space Map |    |
|     | Interrupts                  |    |
|     | PCI Interrupt Routing Map   |    |

# 2.1 Memory Map

| Address Range (decimal) | Address Range (hex) | Size   | Description                                             |
|-------------------------|---------------------|--------|---------------------------------------------------------|
| 1024 K - 262144 K       | 100000 - 10000000   | 255 MB | Extended Memory                                         |
| 960 K - 1024 K          | F0000 - FFFFF       | 64 KB  | Runtime BIOS                                            |
| 896 K - 960 K           | E0000 - EFFFF       | 64 KB  | Reserved                                                |
| 800 K - 896 K           | C8000 - DFFFF       | 96 KB  | Available high DOS memory (open to ISA and PCI bus)     |
| 640 K - 800 K           | A0000 - C7FFF       | 160 KB | Video memory and BIOS                                   |
| 639 K - 640 K           | 9FC00 - 9FFFF       | 1 KB   | Extended BIOS data (movable by memory manager software) |
| 512 K - 639 K           | 80000 - 9FBFF       | 127 KB | Extended conventional memory                            |
| 0 K - 512 K             | 00000 - 7FFFF       | 512 K  | Conventional memory                                     |

### Table 45. System Memory Map

# 2.2 DMA Channels

### Table 46. DMA Channels

| DMA Channel Number | Data Width    | System Resource                      |
|--------------------|---------------|--------------------------------------|
| 0                  | 8- or 16-bits | Audio                                |
| 1                  | 8- or 16-bits | Audio / parallel port                |
| 2                  | 8- or 16-bits | Diskette Drive                       |
| 3                  | 8- or 16-bits | Parallel port (for ECP or EPP)/audio |
| 4                  |               | Reserved - cascade channel           |
| 5                  | 16-bits       | Open                                 |
| 6                  | 16-bits       | Open                                 |
| 7                  | 16-bits       | Open                                 |

# 2.3 I/O Map

### Table 47. I/O Map

| Address (hex)  | Size     | Description                          |
|----------------|----------|--------------------------------------|
| 0000 - 000F    | 16 bytes | PIIX4E - DMA 1                       |
| 0020 - 0021    | 2 bytes  | PIIX4E - interrupt controller 1      |
| 0040 - 0043    | 4 bytes  | PIIX4E - counter/timer 1             |
| 0048 - 004B    | 4 bytes  | PIIX4E - counter/timer 2             |
| 0060           | 1 byte   | Keyboard controller byte - reset IRQ |
| 0061           | 1 byte   | PIIX4E - NMI, speaker control        |
| 0064           | 1 byte   | Keyboard controller, CMD/STAT byte   |
| 0070, bit 7    | 1 bit    | PIIX4E - enable NMI                  |
| 0070, bits 6:0 | 7 bits   | PIIX4E - real time clock, address    |
| 0071           | 1 byte   | PIIX4E - real time clock, data       |
| 0070 -0071     | 2 bytes  | CMOS Bank 0                          |
| 0072 - 0073    | 2 bytes  | CMOS Bank 1                          |
| 0080 - 008F    | 16 bytes | PIIX4E - DMA page registers          |
| 00A0 - 00A1    | 2 bytes  | PIIX4E - interrupt controller 2      |
| 00B2 - 00B3    | 2 bytes  | APM control                          |
| 00C0 - 00DE    | 31 bytes | PIIX4E - DMA 2                       |
| 00F0           | 1 byte   | Reset numeric error                  |
| 0170 - 0177    | 8 bytes  | Secondary IDE channel                |
| 01F0 - 01F7    | 8 bytes  | Primary IDE channel                  |
| 0200 - 0207    | 8 bytes  | Audio / game port                    |
| 0220 - 022F    | 16 bytes | Audio (Sound Blaster pro compatible) |
| 0240 - 024F    | 16 bytes | Audio (Sound Blaster pro compatible) |

continued

| Address (hex)  | Size     | Description                         |
|----------------|----------|-------------------------------------|
| 0278 - 027F    | 8 bytes  | LPT2                                |
| 0228 - 022F    | 8 bytes  | LPT3                                |
| 02E8 - 02EF    | 8 bytes  | COM4/video (8514A)                  |
| 02F8 - 02FF    | 8 bytes  | COM2                                |
| 0330 - 033F    | 8 bytes  | MPU-401 (MIDI)                      |
| 0376           | 1 byte   | Secondary IDE channel command port  |
| 0377           | 1 byte   | Floppy channel 2 command            |
| 0377, bit 7    | 1 bit    | Floppy disk change, channel 2       |
| 0377, bits 6:0 | 7 bits   | Secondary IDE channel status port   |
| 0378 - 037F    | 8 bytes  | LPT 1                               |
| 0388- 038B     | 6 bytes  | AdLib <sup>†</sup> (FM synthesizer) |
| 03B4 - 03B5    | 2 bytes  | Video (VGA)                         |
| 03BA           | 1 byte   | Video (VGA)                         |
| 03C0 - 03CA    | 2 bytes  | Video (VGA)                         |
| 03CC           | 1 byte   | Video (VGA)                         |
| 03CE - 03CF    | 2 bytes  | Video (VGA)                         |
| 03D4 - 03D5    | 2 bytes  | Video (VGA)                         |
| 03DA           | 1 byte   | Video (VGA)                         |
| 03E8 - 03EF    | 8 bytes  | СОМЗ                                |
| 03F0 - 03F5    | 6 bytes  | Diskette Channel 1                  |
| 03F6           | 1 byte   | Primary IDE channel command port    |
| 03F7 (Write)   | 1 byte   | Diskette channel 1 command          |
| 03F7, bit 7    | 1 bit    | Diskette disk change channel 1      |
| 03F7, bits 6:0 | 7 bits   | Primary IDE channel status port     |
| 03F8 - 03FF    | 8 bytes  | COM1                                |
| 04D0 - 04D1    | 2 bytes  | Edge/level triggered PIC            |
| 0530 - 0537    | 8 bytes  | Windows Sound System                |
| LPTn + 400h    | 8 bytes  | ECP port, LPTn base address + 400h  |
| 0CF8 - 0CFB*   | 4 bytes  | PCI configuration address register  |
| 0CF9**         | 1 byte   | Turbo and reset control register    |
| 0CFC - 0CFF    | 4 bytes  | PCI configuration data register     |
| EF00 - EF3F    | 64 bytes | Windows Sound System                |
| FFA0 - FFA7    | 8 bytes  | Primary bus master IDE registers    |
| FFA8 - FFAF    | 8 bytes  | Secondary bus master IDE registers  |

| Table 47. I | /O Map ( | continued) |
|-------------|----------|------------|
|-------------|----------|------------|

\* DWORD access only

\*\* Byte access only

# 2.4 PCI Configuration Space Map

| Bus<br>Number (hex) | Device<br>Number (hex) | Function<br>Number (hex) | Description                                       |
|---------------------|------------------------|--------------------------|---------------------------------------------------|
| 00                  | 00                     | 00                       | Intel 82443BX (PAC)                               |
| 00                  | 01                     | 00                       | Intel 82443BX PCI/AGP bridge                      |
| 00                  | 07                     | 00                       | Intel 82371EB (PIIX4E) PCI/ISA bridge             |
| 00                  | 07                     | 01                       | Intel 82371EB (PIIX4E ) IDE bus master            |
| 00                  | 07                     | 02                       | Intel 82371EB (PIIX4E) USB                        |
| 00                  | 07                     | 03                       | Intel 82371EB (PIIX4E) power management           |
| 00                  | 0C                     | 00                       | PCI audio controller (Sound Blaster AudioPCI 64V) |
| 00                  | 0D                     | 00                       | PCI expansion slot 1 (J4D1)                       |
| 00                  | 0E                     | 00                       | PCI expansion slot 2 (J4C1)                       |
| 00                  | 0F                     | 00                       | PCI expansion slot 3 (J4B1)                       |
| 00                  | 10                     | 00                       | PCI expansion slot 4 (J4A1)                       |
| 01                  | 00                     | 00                       | nVidia RIVA 128ZX Graphics controller             |

 Table 48.
 PCI Configuration Space Map

# 2.5 Interrupts

| IRQ | System Resource                                      |
|-----|------------------------------------------------------|
| NMI | I/O Channel Check                                    |
| 0   | Reserved, Interval Timer                             |
| 1   | Reserved, Keyboard Buffer Full                       |
| 2   | Reserved, Cascade Interrupt From Slave PIC           |
| 3   | COM2*                                                |
| 4   | COM1*                                                |
| 5   | LPT2 (Plug and Play option) / Audio / User available |
| 6   | Diskette Drive                                       |
| 7   | LPT1*                                                |
| 8   | Real Time Clock                                      |
| 9   | Reserved for PIIX4E system management bus            |
| 10  | User available                                       |
| 11  | Windows Sound System* / User available               |
| 12  | Onboard Mouse Port (if present, else user available) |
| 13  | Reserved, Math Coprocessor                           |
| 14  | Primary IDE (if present, else user available)        |
| 15  | Secondary IDE (if present, else user available)      |

#### Table 49. Interrupts

Default, but can be changed to another IRQ

## 2.6 PCI Interrupt Routing Map

This section describes interrupt sharing and how the interrupt signals are connected between the PCI expansion slots and onboard PCI devices. The PCI specification specifies how interrupts can be shared between devices attached to the PCI bus. In most cases, the small amount of latency added by interrupt sharing does not affect the operation or throughput of the devices. In some special cases where maximum performance is needed from a device, a PCI device should not share an interrupt with other PCI devices. Use the following information to avoid sharing an interrupt with a PCI add-in card.

PCI devices are categorized as follows to specify their interrupt grouping:

- INTA: By default, all add-in cards that require only one interrupt are in this category. For almost all cards that require more than one interrupt, the first interrupt on the card is also classified as INTA.
- INTB: Generally, the second interrupt on add-in cards that require two or more interrupts is classified as INTB. (This is not an absolute requirement.)
- INTC and INTD: Generally, a third interrupt on add-in cards is classified as INTC and a fourth interrupt is classified as INTD.

The PIIX4E PCI-to-ISA bridge has four programmable interrupt request (PIRQ) input signals. Any PCI interrupt source (either onboard or from a PCI add-in card) connects to one of these PIRQ signals. Because there are only four signals, some PCI interrupt sources are mechanically tied together on the motherboard and therefore share the same interrupt. Table 50 lists the PIRQ signals and shows how the signals are connected to the PCI expansion slots and to onboard PCI interrupt sources.

| PIIX4 PIRQ<br>Signal | 1st PCI<br>Expansion<br>Slot (J4D1) | 4th PCI<br>Expansion<br>Slot (J4C1) | 3rd PCI<br>Expansion<br>Slot (J4B1) | 2 <sup>nd</sup> PCI<br>Expansion<br>Slot (J4A1) | Onboard<br>Video | PCI<br>Audio | USB  |
|----------------------|-------------------------------------|-------------------------------------|-------------------------------------|-------------------------------------------------|------------------|--------------|------|
| PIRQA                | INTA                                | INTD                                | INTC                                | INTB                                            |                  |              |      |
| PIRQB                | INTB                                | INTA                                | INTD                                | INTC                                            | INTA             |              |      |
| PIRQC                | INTC                                | INTB                                | INTA                                | INTD                                            |                  | INTA         |      |
| PIRQD                | INTD                                | INTC                                | INTB                                | INTA                                            |                  |              | INTA |

#### Table 50. PCI Interrupt Routing Map

For example, assume an add-in card has one interrupt (group INTA) into the fourth PCI slot. In this slot, an interrupt source from group INTA connects to the PIRQD signal, which is already connected to the USB PCI source. The add-in card shares an interrupt with this onboard interrupt source.

### ⇒ NOTE

The PIIX4E can connect each PIRQ line internally to one of the IRQ signals (3, 4, 5, 7, 9, 10, 11, 14, 15). Typically, a device that does not share a PIRQ line will have a unique interrupt. However, in certain interrupt-constrained situations, it is possible for two or more of the PIRQ lines to be connected to the same IRQ signal.

# **3 Overview of BIOS Features**

# What This Chapter Contains

| Introduction                   | 67                                                                                                                                                                   |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIOS Flash Memory Organization | 68                                                                                                                                                                   |
| Resource Configuration         | 68                                                                                                                                                                   |
| SMBUS                          |                                                                                                                                                                      |
| Power Management               | 70                                                                                                                                                                   |
| BIOS Upgrades                  | 72                                                                                                                                                                   |
| Recovering BIOS Data           | 73                                                                                                                                                                   |
| Boot Options                   | 74                                                                                                                                                                   |
| USB Legacy Support             | 75                                                                                                                                                                   |
| BIOS Security Features         |                                                                                                                                                                      |
|                                | BIOS Flash Memory Organization<br>Resource Configuration<br>SMBUS<br>Power Management<br>BIOS Upgrades<br>Recovering BIOS Data<br>Boot Options<br>USB Legacy Support |

# 3.1 Introduction

The motherboard uses an Intel/AMI BIOS, which is stored in flash memory and can be upgraded using a disk-based program. In addition to the BIOS, the flash memory contains the Setup program, POST, APM, the PCI auto-configuration utility, and Windows 95-ready Plug and Play. See Section 6.2 for the supported versions of these specifications.

This motherboard supports system BIOS shadowing, allowing the BIOS to execute from 64-bit onboard write-protected DRAM.

The BIOS displays a message during POST identifying the type of BIOS and a revision code. The initial production BIOS is identified as 4R4CB0XA.86A.

# 3.2 BIOS Flash Memory Organization

The Intel E28F004S5 is a high performance 4 Mbit (512 KB) symmetrical flash memory device. Internally, the device is grouped into eight 64-KB blocks that are individually erasable, lockable, and unlockable. Figure 17 shows the organization of the flash memory.



Figure 16. Memory Map of the Flash Memory Device

Symmetrical flash memory allows both the boot and the fault tolerance blocks to increase in size from 16 KB to 64 KB. This increase allows the addition of features such as dynamic memory detection, LS-120 recovery code, and extended security features.

The last two 8 KB blocks of the fault tolerance area are the parameter blocks. These blocks contain data such as BIOS updates, vital product data (VPD), logo, System Management BIOS (SMBIOS) interface, and extended system configuration data (ESCD) information. The backup block contains a copy of the fault tolerance block.

# 3.3 Resource Configuration

## 3.3.1 Plug and Play: PCI Autoconfiguration

The BIOS can automatically configure PCI devices and Plug and Play devices. PCI devices may be onboard or add-in cards. Plug and Play devices are ISA devices built to meet the Plug and Play specification. Autoconfiguration lets a user insert or remove PCI or Plug and Play cards without having to configure the system. When a user turns on the system after adding a PCI or Plug and Play card, the BIOS automatically configures interrupts, the I/O space, and other system resources. Any interrupts set to Available in Setup are considered to be available for use by the add-in card.

PCI interrupts are distributed to available ISA interrupts that have not been assigned to an ISA card or to system resources. The assignment of PCI interrupts to ISA IRQs is nondeterministic. PCI devices can share an interrupt, but an ISA device cannot share an interrupt allocated to PCI or to another ISA device. Autoconfiguration information is stored in ESCD format.

For information about the versions of PCI and Plug and Play supported by this BIOS, see Section 6.2.

## 3.3.2 ISA Plug and Play

If Plug and Play operating system (see Section 4.4.1) is selected in Setup, the BIOS autoconfigures only ISA Plug and Play cards that are required for booting (IPL devices). If Plug and Play operating system is not selected in Setup, the BIOS autoconfigures all Plug and Play ISA cards. Since ISA legacy devices are not autoconfigurable, the resources for them must be reserved in BIOS Setup.

## 3.3.3 PCI IDE Support

If you select Auto in Setup, the BIOS automatically sets up the two PCI IDE connectors with independent I/O channel support. The IDE interface supports hard drives up to PIO Mode 4 and recognizes any ATAPI devices, including CD-ROM drives, tape drives, and Ultra DMA drives (see Section 6.2 for the supported version of ATAPI). Add-in ISA IDE controllers are not supported. The BIOS determines the capabilities of each drive and configures them to optimize capacity and performance. To take advantage of the high capacities typically available today, hard drives are automatically configured for Logical Block Addressing (LBA) and to PIO Mode 3 or 4, depending on the capability of the drive. You can override the auto-configuration options by specifying manual configuration in Setup.

## ⇒ NOTE

Do not connect an ATA device as a slave on the same IDE cable as an ATAPI master device.

## 3.4 SMBUS

SMBUS is a method for managing computers in a managed network. See Section 6.2 for information about the latest SMBUS specification.

The main component of SMBUS is the management information format (MIF) database, which contains information about the computing system and its components. Using SMBUS, a system administrator can obtain the system types, capabilities, operational status, and installation dates for system components. The MIF database defines the data and provides the method for accessing this information. The BIOS enables applications such as Intel<sup>®</sup> LANDesk<sup>®</sup> Client Manager to use SMBUS. The BIOS stores and reports the following SMBUS information:

- BIOS data, such as the BIOS revision level
- Fixed-system data, such as peripherals, serial numbers, and asset tags
- Resource data, such as memory size, cache size, and processor speed
- Dynamic data, such as event detection and error logging

Intel can provide system manufacturers with a utility that programs system and chassis-related information into the SMBUS space in flash memory. The utility is used to program the BIOS during system manufacturing, so that the BIOS can later report this information. Once written, this information cannot be overwritten.

SMBUS does not work directly under non-Plug and Play operating systems (such as Windows NT). However, the BIOS supports a SMBUS table interface for such operating systems. Using this support, a SMBUS service-level application running on a non-Plug and Play OS can access the SMBUS BIOS information.

## 3.5 Power Management

The BIOS supports both APM and ACPI. If the board is used with an ACPI-aware operating system, the BIOS provides ACPI support. Otherwise, it defaults to APM support.

## 3.5.1 APM

See Section 6.2 for the version of the APM specification that is supported. The energy saving standby mode can be initiated in the following ways:

- Time-out period specified in Setup
- Suspend/resume switch connected to the front panel sleep connector
- From the operating system, such as the Suspend menu item in Windows 95

In standby mode, the motherboard can reduce power consumption by spinning down hard drives, and reducing power to or turning off VESA DPMS-compliant monitors. Power-management mode can be enabled or disabled in Setup (see Section 4.6).

While in standby mode, the system retains the ability to respond to external interrupts and service requests, such as incoming faxes or network messages. Any keyboard or mouse activity brings the system out of standby mode and immediately restores power to the monitor.

The BIOS enables APM by default; but the operating system must support an APM driver for the power-management features to work. For example, Windows 95 supports the power-management features upon detecting that APM is enabled in the BIOS.

## 3.5.2 ACPI

ACPI gives the operating system direct control over the power management and Plug and Play functions of a computer. ACPI requires an ACPI-aware operating system. ACPI features include:

- Plug and Play (including bus and device enumeration) and APM functionality normally contained in the BIOS
- Power management control of individual devices, add-in boards (some add-in boards may require an ACPI-aware driver), video displays, and hard disk drives
- Methods for achieving less than 30-watt system operation in the Power On Suspend sleeping state, and less than 5-watt system operation in the Suspend to Disk sleeping state
- A Soft-off feature that enables the operating system to power off the computer
- Support for multiple wake up events (see Table 53)
- Support for a front panel power and sleep mode switch. Table 51 describes the system states based on how long the power switch is pressed, depending on how ACPI is configured with an ACPI-aware operating system

| If the system is in this state… | and the power switch is<br>pressed for | the system enters this state |
|---------------------------------|----------------------------------------|------------------------------|
| Off                             | Less than four seconds                 | Power on                     |
| On                              | Less than four seconds                 | Soft off/Suspend             |
| On                              | More than four seconds                 | Fail safe power off          |
| Sleep                           | Less than four seconds                 | Wake up                      |

| Table 51. | Effects of | Pressing tl | he Power | Switch |
|-----------|------------|-------------|----------|--------|
|-----------|------------|-------------|----------|--------|

### 3.5.2.1 System States and Power States

Under ACPI, the operating system directs all system and device power state transitions. The operating system puts devices in and out of low-power states based on user preferences and knowledge of how devices are being used by applications. Devices that are not being used can be turned off. The operating system uses information from applications and user settings to put the system as a whole into a low-power state.

Table 52 lists the power states supported by the motherboard along with the associated system power targets. See the ACPI specification for a complete description of the various system and power states.

| Global States                                                                   | Sleeping States                                                   | CPU States      | Device States                                                                                       | Targeted System Power *                                        |
|---------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| G0 - working state                                                              | S0 - working                                                      | C0 - working    | D0 - working state                                                                                  | Full power > 60 W                                              |
| G1 - sleeping<br>state                                                          | S1 - CPU<br>stopped                                               | C1 - stop grant | D1, D2, D3-<br>device<br>specification<br>specific.                                                 | 5 W < power < 30 W                                             |
| G1 - sleeping<br>state                                                          | S4BIOS -<br>suspend to<br>disk***. Context<br>saved to disk.      | No power        | D3 - no power<br>except for wake<br>up logic.                                                       | Power < 5 W **                                                 |
| G2/S5                                                                           | S5 - Soft off.<br>Context not<br>saved. Cold boot<br>is required. | No power        | D3 - no power<br>except for wake<br>up logic.                                                       | Power < 5 W **                                                 |
| G3 -<br>mechanical off.<br>AC power is<br>disconnected<br>from the<br>computer. | No power to the system.                                           | No power        | D3 - no power for<br>wake up logic,<br>except when<br>provided by<br>battery or external<br>source. | No power to the system so<br>that service can be<br>performed. |

Table 52. Power States and Targeted System Power

\* Total system power is dependent on the system configuration, including add-in boards and peripherals powered by the system chassis' power supply.

\*\* Dependent on the standby power consumption of wake-up devices used in the system.

\*\*\* S4BIOS states are entered at the same time to preserve system context. In normal operation, the system restores context from RAM. In case of power failure, the system restores context from disk.

### 3.5.2.2 Wake Up Devices and Events

The table below describes which devices or specific events can wake the computer from specific states. Sleeping states S4BIOS and S5 are the same for the wake up events.

| These devices/events can wake<br>up the computer | from this state |
|--------------------------------------------------|-----------------|
| Power switch                                     | S1, S4BIOS, S5  |
| RTC alarm                                        | S1, S4BIOS, S5  |
| LAN                                              | S1, S4BIOS, S5  |
| Modem                                            | S1, S4BIOS, S5  |
| IR command                                       | S1              |
| USB                                              | S1              |
| PS/2 keyboard                                    | S1              |
| PS/2 mouse                                       | S1              |
| Sleep button                                     | S1              |

Table 53. Wake Up Devices and Events

### 3.5.2.3 Plug and Play

In addition to power management, ACPI provides controls and information so that the operating system can facilitate Plug and Play device enumeration and configuration. ACPI is used only to enumerate and configure motherboard devices that do not have other hardware standards for enumeration and configuration. PCI devices on the motherboard, for example, are not enumerated by ACPI.

## 3.6 BIOS Upgrades

A new version of the BIOS can be upgraded from a diskette using the Intel<sup>®</sup> Flash Memory Update utility that is available from Intel. This utility supports the following BIOS maintenance functions:

- Update the flash BIOS from a file on a diskette
- Change the language section of the BIOS
- Verify that the upgrade BIOS matches the target system to prevent accidentally installing an incompatible BIOS

BIOS upgrades and the Intel Flash Memory Update utility are available from Intel through the Intel World Wide Web site. See Section 6.1 for information about this site.

### ⇒ NOTE

*Please review the instructions distributed with the upgrade utility before attempting a BIOS upgrade.* 

### 3.6.1 Language Support

The Setup program and help messages can be supported in 32 languages. Five languages are available in the BIOS: American English, German, Italian, French, and Spanish. The default language is American English, which is present unless another language is selected in BIOS Setup.

The BIOS includes extensions to support the Kanji character set and other non-ASCII character sets. Translations of other languages may become available at a later date.

### 3.6.2 OEM Logo or Scan Area

A 4 KB flash-memory user area for displaying a custom OEM logo during POST. A utility is available from Intel to assist with installing a logo into the flash memory. Information about this capability is available on the Intel Support world wide web site. See Section 6.1 for more information about this site.

### 3.7 Recovering BIOS Data

Some types of failure can destroy the BIOS. For example, the data can be lost if a power outage occurs while the BIOS is being updated in flash memory. The BIOS can be recovered from a diskette using the BIOS recovery mode (see Section 3.7). When recovering the BIOS, be aware of the following:

- Because of the small amount of code available in the nonerasable boot block area, there is no video support. The procedure can only be monitored by listening to the speaker and looking at the diskette drive LED.
- The recovery process may take several minutes; larger BIOS flash memory devices require more time.
- A single beep indicates the beginning of the BIOS recovery process.
- Two beeps and the end of activity in the diskette drive indicate successful BIOS recovery.
- A series of continuous beeps indicates a failed BIOS recovery.

To create a BIOS recovery diskette, a bootable diskette must be created and the recovery files copied to it. The recovery files are available from Intel, contact Intel customer support for further information. See Section 6.1 for information on contacting Intel customer support.

#### ⇒ NOTE

If the computer is configured to boot from an LS-120 diskette (see Section 3.7), the BIOS recovery diskette must be a standard 1.44 MB diskette not a 120 MB diskette.

#### ⇒ NOTE

BIOS Recovery cannot be accomplished using non-SPD DIMMs. SPD data structure is required for the recovery process.

### 3.8 Boot Options

In the Setup program, the user can choose to boot from a diskette drive, hard drives, CD-ROM, or the network. The default setting is for the diskette drive to be the primary boot device and the hard drive to be the secondary boot device. By default the third and fourth devices are disabled.

#### 3.8.1 CD-ROM and Network Boot

Booting from CD-ROM is supported in compliance to the El Torito bootable CD-ROM format specification. See Section 6.2 for information about the El Torito specification. Under the Boot menu in the Setup program, CD-ROM is listed as a boot device. Boot devices are defined in priority order. If the CD-ROM is selected as the boot device, it must be the first device.

The network can be selected as a boot device. This selection allows booting from a network add-in card with a remote boot ROM installed.

#### 3.8.2 Booting Without Attached Devices

For use in embedded applications, the BIOS has been designed so that after passing the POST, the operating system loader is invoked even if no video adapter, keyboard, or mouse is attached. During POST, the board will beep six times to indicate that no video adapter was detected, but this is not a fatal error.

With regard to standard settings and custom default settings in the BIOS, if custom defaults have been set, the battery has failed, and AC power has failed, custom defaults will be loaded back into CMOS RAM at power on. If no custom defaults have been set, the standard defaults will be loaded back into CMOS RAM at power on.

### 3.9 USB Legacy Support

USB legacy support enables USB keyboards and mice to be used even when no operating system USB drivers are in place. By default, USB legacy support is disabled. USB legacy support is only intended to be used in accessing BIOS Setup and installing an operating system that supports USB.

This sequence describes how USB legacy support operates in the default (disabled) mode.

- 1. When you power up the computer, USB legacy support is disabled.
- 2. POST begins.
- 3. USB legacy support is temporarily enabled by the BIOS. This allows you to use a USB keyboard to enter the Setup program or the maintenance mode.
- 4. POST completes and disables USB legacy support (unless it was set to Enabled while in Setup).
- 5. The operating system loads. While the operating system is loading, USB keyboards and mice are not recognized. After the operating system loads the USB drivers, the USB devices are recognized.

To install an operating system that supports USB, enable USB Legacy support in BIOS Setup and follow the operating system's installation instructions. Once the operating system is installed and the USB drivers configured, USB legacy support is no longer used. USB Legacy Support can be left enabled in BIOS Setup if needed.

Notes on using USB legacy support:

- If USB legacy support is enabled, don't mix USB and PS/2 keyboards and mice. For example, do not use a PS/2 keyboard with a USB mouse, or a USB keyboard and a PS/2 mouse.
- Do not use USB devices with an operating system that does not support USB. USB legacy is not intended to support the use of USB devices in a non-USB aware operating system.
- USB legacy support is for keyboards and mice only. Hubs and other USB devices are not supported.

### 3.10 BIOS Security Features

The BIOS includes security features that restrict access to the BIOS Setup program and who can boot the computer. A supervisor password and a user password can be set for the Setup program and for booting the computer, with the following restrictions:

- The supervisor password gives unrestricted access to view and change all the Setup options in the Setup program. This is supervisor mode.
- The user password gives restricted access to view and change Setup options in the Setup program. This is user mode.
- If only the supervisor password is set, pressing the <Enter> key at the password prompt of the Setup program allows the user restricted access to Setup.
- If both the supervisor and user passwords are set, users can enter either the supervisor password or the user password to access Setup. Users have access to Setup respective to which password is entered.
- Setting the user password restricts who can boot the computer. The password prompt will be displayed before the computer is booted. If only the administrator password is set, the computer boots without asking for a password. If both passwords are set, the user can enter either password to boot the computer.

Table 54 shows the effects of setting the supervisor password and user password. This table is for reference only and is not displayed on the screen.

| Password Set               | Supervisor<br>Mode       | User Mode                                    | Setup Options                         | Password to<br>Enter Setup | Password<br>During Boot |
|----------------------------|--------------------------|----------------------------------------------|---------------------------------------|----------------------------|-------------------------|
| Neither                    | Can change all options * | Can change all options *                     | None                                  | None                       | None                    |
| Supervisor<br>only         | Can change all options   | Can change a limited number of options       | Supervisor Password                   | Supervisor                 | None                    |
| User only                  | N/A                      | Can change all options                       | Enter Password<br>Clear User Password | User                       | User                    |
| Supervisor<br>and user set | Can change all options   | Can change a<br>limited number<br>of options | Supervisor Password<br>Enter Password | Supervisor or user         | Supervisor or user      |

Table 54. Supervisor and User Password Functions

If no password is set, any user can change all Setup options.

See Section 3.10 for information about setting user and supervisor passwords.

## What This Chapter Contains

| 4.1 | Introduction     | 77 |
|-----|------------------|----|
| 4.2 | Maintenance Menu | 78 |
| 4.3 | Main Menu        | 79 |
| 4.4 | Advanced Menu    | 80 |
| 4.5 | Security Menu    | 86 |
| 4.6 | Power Menu       | 87 |
| 4.7 | Boot Menu        |    |
| 4.8 | Exit Menu        |    |

### 4.1 Introduction

The Setup program is for viewing and changing the BIOS settings for a computer. Setup is accessed by pressing the  $\langle F2 \rangle$  key after the Power-On Self Test (POST) memory test begins and before the operating system boot begins.

Table 55 shows the menus available from the menu bar at the top of the Setup screen.

| Setup Menu Screen | Description                                                                                                                                                                |  |  |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Maintenance       | Specifies the processor speed and clears the Setup passwords. This menu is only available in configure mode. Refer to Section 1.16.1 for information about configure mode. |  |  |
| Main              | Allocates resources for hardware components.                                                                                                                               |  |  |
| Advanced          | Specifies advanced features available through the chipset.                                                                                                                 |  |  |
| Security          | Specifies passwords and security features.                                                                                                                                 |  |  |
| Power             | Specifies power management features.                                                                                                                                       |  |  |
| Boot              | Specifies boot options and power supply controls.                                                                                                                          |  |  |
| Exit              | Saves or discards changes to the Setup program options.                                                                                                                    |  |  |

Table 55. Setup Menu Bar

Table 56 shows the function keys available for menu screens.

| Setup Key                                                                     | Description                             |  |
|-------------------------------------------------------------------------------|-----------------------------------------|--|
| <esc></esc>                                                                   | Exits the menu.                         |  |
| <⇔> 0r <→>                                                                    | Selects a different menu screen.        |  |
| <^> or <↓>                                                                    | Moves cursor up or down.                |  |
| <f6> or &lt;+&gt; or <space> Selects the next value for a field.</space></f6> |                                         |  |
| <f9> Load the default configuration values for the current menu.</f9>         |                                         |  |
| <f10></f10>                                                                   | Save the current values and exit Setup. |  |
| <enter> Executes command or selects the submenu.</enter>                      |                                         |  |

| Table 56. Set | up Function Keys |
|---------------|------------------|
|---------------|------------------|

### 4.2 Maintenance Menu

This menu is for setting the processor speed and clearing the Setup passwords. Setup only displays this menu in configure mode. See Section 1.16.1 for information about setting configure mode.

| Feature Options                       |                   | Description                                                                                                                                                                    |  |
|---------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Processor Speed<br>(66 MHz Host Bus)  | 233<br>266<br>300 | Specifies the processor speed in megahertz. This setup screen will<br>only show speeds up to and including the maximum speed of the<br>processor installed on the motherboard. |  |
|                                       | 333               | With a host bus operating at 66 MHz, the board supports processors at the following speeds: 233, 266, 300, and 333 MHz                                                         |  |
| Processor Speed<br>(100 MHz Host Bus) | 350<br>400<br>450 | With a host bus operating at 100 MHz, the board supports processors at the following speeds: 350, 400, and 450 MHz                                                             |  |
| Clear All Passwords                   | No options        | s Clears the user and administrative passwords                                                                                                                                 |  |

Table 57. Maintenance Menu

## 4.3 Main Menu

This menu reports processor and memory information and is for configuring the system date and system time.

| Feature                 | Options                                                                                                              | Description                                                   |
|-------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| BIOS Version            | No options                                                                                                           | Displays the version of the BIOS.                             |
| Processor Type          | No options                                                                                                           | Displays processor type.                                      |
| Processor Speed         | No options                                                                                                           | Displays processor speed.                                     |
| Cache RAM               | No options                                                                                                           | Displays the size of second-level cache.                      |
| Total Memory            | No options                                                                                                           | Displays the total amount of RAM on the motherboard.          |
| Bank 0<br>Bank 1        | No options                                                                                                           | Displays size and type of DIMM installed in each memory bank. |
| Language                | <ul> <li>English (US)<br/>(default)</li> <li>Francais</li> <li>Italiano</li> <li>Deutsch</li> <li>Espanol</li> </ul> | Selects the default language used by the BIOS.                |
| Cache Bus ECC           | <ul><li>Disabled (default)</li><li>Enabled</li></ul>                                                                 | Enables or disables ECC on the cache bus.                     |
| Memory<br>Configuration | <ul><li>non-ECC</li><li>ECC (default)</li></ul>                                                                      | Enables or disables ECC.                                      |
| System Time             | Hour, minute, and second                                                                                             | Specifies the current time.                                   |
| System Date             | Month, day, and year                                                                                                 | Specifies the current date.                                   |

Table 58. Main Menu

## 4.4 Advanced Menu

This menu is for setting advanced features that are available through the chipset.

| Feature                        | Options    | Description                                                                                                                                   |
|--------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Boot Settings<br>Configuration | No options | Configures Plug and Play and the Numlock key, and resets configuration data. When selected, displays the Boot Settings Configuration submenu. |
| Peripheral Configuration       | No options | Configures peripheral ports and devices. When selected, displays the Peripheral Configuration submenu.                                        |
| IDE Configuration              | No options | Specifies type of connected IDE device.                                                                                                       |
| Diskette Configuration         | No options | When selected, displays the Floppy Options submenu.                                                                                           |
| Event Log Configuration        | No options | Configures Event Logging. When selected, displays the Event Log Configuration submenu.                                                        |
| Video Configuration            | No options | Configures video features. When selected, displays the Video Configuration submenu.                                                           |
| Resource Configuration         | No options | Configures memory blocks and IRQs for legacy ISA devices<br>When selected, displays the Resource Configuration<br>submenu.                    |

Table 59. Advanced Menu

### 4.4.1 Boot Setting Configuration Submenu

This menu is for setting Plug and Play and the Numlock key, and for resetting configuration data.

| Feature           | Options                    | Description                                                                                                                                                                                                                                       |
|-------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Plug & Play O/S   | <b>No (default)</b><br>Yes | Specifies if a Plug and Play operating system is being used.<br><i>No</i> lets the BIOS configure all devices.<br><i>Yes</i> lets the operating system configure Plug and Play<br>devices. Not required with a Plug and Play operating<br>system. |
| Reset Config Data | <b>No (default)</b><br>Yes | Clears the BIOS configuration data on the next boot.                                                                                                                                                                                              |
| Numlock           | Off<br><b>On (default)</b> | Specifies the power on state of the Numlock feature on the numeric keypad of the keyboard.                                                                                                                                                        |

 Table 60.
 Boot Setting Configuration Submenu

### 4.4.2 Peripheral Configuration Submenu

This submenu is used for configuring the computer peripherals.

| Feature          | Options                                                                         | Description                                                                                                                        |
|------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Serial port A    | <ul> <li>Disabled</li> <li>Enabled</li> </ul>                                   | Configures serial port A.<br><i>Auto</i> assigns the first free COM port, normally COM1, the                                       |
|                  | Auto (default)                                                                  | address 3F8h, and the interrupt IRQ4.<br>An * (asterisk) displayed next to an address indicates a<br>conflict with another device. |
| Base I/O address | <ul> <li>3F8 (default)</li> <li>2F8</li> <li>3E8</li> <li>2E8</li> </ul>        | Specifies the base I/O address for serial port A, if serial port A is Enabled.                                                     |
| Interrupt        | <ul> <li>IRQ 3</li> <li>IRQ 4         <ul> <li>(default)</li> </ul> </li> </ul> | Specifies the interrupt for serial port A, if serial port A is Enabled.                                                            |

 Table 61.
 Peripheral Configuration Submenu

| Feature            | Options                                                                                         | Description                                                                                                                                        |
|--------------------|-------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Serial port B      | Disabled                                                                                        | Configures serial port B.                                                                                                                          |
|                    | <ul> <li>Enabled</li> <li>Auto (default)</li> </ul>                                             | Auto assigns the first free COM port, normally COM2, the address 2F8h and the interrupt IRQ3.                                                      |
|                    |                                                                                                 | An * (asterisk) displayed next to an address indicates a conflict with another device.                                                             |
|                    |                                                                                                 | If either serial port address is set, that address will not appear<br>in the list of options for the other serial port.                            |
| Mode               | <ul> <li>Normal<br/>(default)</li> <li>IrDA SIR-A</li> <li>ASK_IR</li> </ul>                    | Specifies the mode for serial port B for normal (COM 2) or infrared applications. This option is not available if serial port B has been disabled. |
| Base I/O address   | <ul> <li>3F8</li> <li>2F8 (default)</li> <li>3E8</li> <li>2E8</li> </ul>                        | Specifies the base I/O address for serial port B.                                                                                                  |
| Interrupt          | <ul> <li>IRQ 3<br/>(default)</li> <li>IRQ 4</li> </ul>                                          | Specifies the interrupt for serial port B.                                                                                                         |
| Parallel port      | Disabled                                                                                        | Configures the parallel port.                                                                                                                      |
|                    | Enabled                                                                                         | Auto assigns LPT1 the address 378h and the interrupt IRQ7.                                                                                         |
|                    | Auto (default)                                                                                  | An * (asterisk) displayed next to an address indicates a conflict with another device.                                                             |
| Mode               | <ul> <li>Output Only</li> <li>Bi-directional<br/>(default)</li> <li>EPP</li> <li>ECP</li> </ul> | Selects the mode for the parallel port. Not available if the parallel port is disabled.                                                            |
|                    |                                                                                                 | Output Only operates in AT <sup>†</sup> -compatible mode.                                                                                          |
|                    |                                                                                                 | Bi-directional operates in PS/2-compatible mode.                                                                                                   |
|                    |                                                                                                 | <i>EPP</i> is Extended Parallel Port mode, a high-speed bi-directional mode.                                                                       |
|                    |                                                                                                 | <i>ECP</i> is Enhanced Capabilities Port mode, a high-speed bi-<br>directional mode.                                                               |
| Base I/O address   | <ul> <li>378 (default)</li> <li>278</li> <li>228</li> </ul>                                     | Specifies the base I/O address for the parallel port.                                                                                              |
| Interrupt          | <ul> <li>IRQ 5         <ul> <li>(default)</li> <li>IRQ 7</li> </ul> </li> </ul>                 | Specifies the interrupt for the parallel port.                                                                                                     |
| Audio Device       | <ul> <li>Disabled</li> <li>Enabled<br/>(default)</li> </ul>                                     | Enables or disables the onboard audio subsystem.                                                                                                   |
| Legacy USB Support | Disabled                                                                                        | Enables or disables USB legacy support.                                                                                                            |
|                    | <ul> <li>Enabled</li> </ul>                                                                     | (See Section 3.9 for more information.)                                                                                                            |

 Table 61.
 Peripheral Configuration Submenu (continued)

# 4.4.3 IDE Configuration

| Feature              | Options                                                                                                                                                                         | Description                                                                                                                                                                                                     |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| IDE Controller       | <ul> <li>Disabled</li> <li>Primary</li> <li>Secondary</li> <li>Both (default)</li> </ul>                                                                                        | Specifies the integrated IDE controller.<br><i>Primary</i> enables only the Primary IDE Controller.<br><i>Secondary</i> enables only the Secondary IDE Controller.<br><i>Both</i> enables both IDE controllers. |
| Hard Disk Pre-Delay  | <ul> <li>Disabled (default)</li> <li>3 Seconds</li> <li>6 Seconds</li> <li>9 Seconds</li> <li>12 Seconds</li> <li>15 Seconds</li> <li>21 Seconds</li> <li>30 Seconds</li> </ul> | Specifies the hard disk drive pre-delay.                                                                                                                                                                        |
| Primary IDE Master   | No options                                                                                                                                                                      | Reports type of connected IDE device. When selected, displays the Primary IDE Master submenu.                                                                                                                   |
| Primary IDE Slave    | No options                                                                                                                                                                      | Reports type of connected IDE device. When selected, displays the Primary IDE Slave submenu.                                                                                                                    |
| Secondary IDE Master | No options                                                                                                                                                                      | Reports type of connected IDE device. When selected, displays the Secondary IDE Master submenu.                                                                                                                 |
| Secondary IDE Slave  | No options                                                                                                                                                                      | Reports type of connected IDE device. When selected, displays the Secondary IDE Slave submenu.                                                                                                                  |

#### Table 62. IDE Device Configuration

### 4.4.4 IDE Configuration Submenus

This submenu is for configuring IDE devices, including:

- Primary IDE master
- Primary IDE slave
- Secondary IDE master
- Secondary IDE slave

#### Table 63. IDE Configuration Submenus

| Feature                | Options                                                                                                                                                                    | Description                                                                                                                                                                                                                |
|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Туре                   | <ul> <li>None</li> <li>User</li> <li>Auto (default)</li> <li>CD-ROM</li> <li>ATAPI Removable</li> <li>Other ATAPI</li> <li>IDE Removable</li> </ul>                        | Specifies the IDE configuration mode for IDE devices.<br>User allows the cylinders, heads, and sectors fields to<br>be changed.<br>Auto automatically fills in the values for the cylinders,<br>heads, and sectors fields. |
| Maximum Capacity       | No options                                                                                                                                                                 | Reports the maximum capacity for the hard disk, if the type is User or Auto.                                                                                                                                               |
| LBA Mode Control       | <ul><li>Disabled</li><li>Enabled (default)</li></ul>                                                                                                                       | Enables or disables the LBA mode control.                                                                                                                                                                                  |
| Multi-Sector Transfers | <ul> <li>Disabled</li> <li>2 Sectors (default)</li> <li>4 Sectors</li> <li>8 Sectors</li> <li>16 Sectors</li> </ul>                                                        | Specifies number of sectors per block for transfers from<br>the hard disk drive to memory.<br>Check the hard disk drive's specifications for optimum<br>setting.                                                           |
| Transfer Mode          | <ul> <li>Standard</li> <li>Fast PIO 1<br/>(default)</li> <li>Fast PIO 2</li> <li>Fast PIO 3</li> <li>Fast PIO 4</li> <li>FPIO 3 / DMA 1</li> <li>FPIO 4 / DMA 2</li> </ul> | Specifies the method for moving data to/from the drive.                                                                                                                                                                    |
| Ultra DMA              | <ul> <li>Disabled (default)</li> <li>Mode 0</li> <li>Mode 1</li> <li>Mode 2</li> </ul>                                                                                     | Specifies the Ultra DMA mode for the drive.                                                                                                                                                                                |

### 4.4.5 Diskette Configurations Submenu

This submenu is for configuring the diskette drive.

| Feature                | Options                                                                                                                                                     | Description                                                   |
|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| Diskette Controller    | <ul><li>Disabled</li><li>Enabled (default)</li></ul>                                                                                                        | Disables or enables the integrated diskette controller.       |
| Diskette A:            | <ul> <li>Not Installed</li> <li>360 KB, 5¼"</li> <li>1.2 MB, 5¼"</li> <li>720 KB, 3½"</li> <li>1.44/1.25 MB, 3½" (default)</li> <li>2.88 MB, 3½"</li> </ul> | Specifies the capacity and physical size of diskette drive A. |
| Diskette Write Protect | <ul><li>Disabled (default)</li><li>Enabled</li></ul>                                                                                                        | Disables or enables write protect for the diskette drive.     |

Table 64. Diskette Configurations Submenu

### 4.4.6 Event Log Configuration

This submenu is for configuring the event logging features.

| Feature              | Options                                                 | Description                                             |
|----------------------|---------------------------------------------------------|---------------------------------------------------------|
| Event log            | No options                                              | Indicates if there is space available in the event log. |
| Event log validity   | No options                                              | Indicates if the contents of the event log are valid.   |
| View event log       | [Enter]                                                 | Displays the event log.                                 |
| Clear all event logs | <ul> <li>No (default)</li> <li>Yes</li> </ul>           | Clears the event log after rebooting.                   |
| Event Logging        | <ul> <li>Disabled</li> <li>Enabled (default)</li> </ul> | Enables logging of Events.                              |
| ECC Event Logging    | <ul> <li>Disabled</li> <li>Enabled (default)</li> </ul> | Enables logging of ECC events.                          |
| Mark events as read  | [Enter]                                                 | Marks all events as read.                               |

 Table 65.
 Event Log Configuration Submenu

### 4.4.7 Video Configuration Submenu

This submenu is for configuring video features.

Table 66. Video Configuration Submenu

| Feature           | Options                                                 | Description                                                                                                              |
|-------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|
| Palette Snooping  | <ul> <li>Disabled (default)</li> <li>Enabled</li> </ul> | Controls the ability of a primary PCI graphics<br>controller to share a common palette with an ISA<br>add-in video card. |
| AGP Aperture Size | <ul> <li>64 MB (default)</li> <li>256 MB</li> </ul>     | Specifies the aperture size for the AGP video controller.                                                                |

### 4.4.8 Resource Configuration Submenu

This submenu is for configuring the memory and interrupts.

| Feature            | Options                                                                                                                                             |                                                                                                                                                                                                          | Description                                                                                                                           |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Memory Reservation | <ul> <li>C8000 - CBFFF</li> <li>CC000- CFFFF</li> <li>D0000 - D3FFF</li> <li>D4000 - D7FFF</li> <li>D8000 - DBFFF</li> <li>DC000 - DFFFF</li> </ul> | Available (default)   Reserved<br>Available (default)   Reserved<br>Available (default)   Reserved<br>Available (default)   Reserved<br>Available (default)   Reserved<br>Available (default)   Reserved | Reserves specific upper<br>memory blocks for use by<br>legacy ISA devices.                                                            |
| IRQ Reservation    | <ul> <li>IRQ3</li> <li>IRQ4</li> <li>IRQ5</li> <li>IRQ7</li> <li>IRQ10</li> <li>IRQ11</li> </ul>                                                    | Available (default)   Reserved<br>Available (default)   Reserved<br>Available (default)   Reserved<br>Available (default)   Reserved<br>Available (default)   Reserved<br>Available (default)   Reserved | Reserves specific IRQs for<br>use by legacy ISA devices.<br>An * (asterisk) displayed<br>next to an IRQ indicates an<br>IRQ conflict. |

 Table 67.
 Resource Configuration Submenu

### 4.5 Security Menu

This menu is for setting passwords and security features.

| Feature                 | Options                                              | Description                                    |
|-------------------------|------------------------------------------------------|------------------------------------------------|
| User Password Is        | No options                                           | Reports if there is a user password set.       |
| Supervisor Password Is  | No options                                           | Reports if there is a supervisor password set. |
| Set User Password       | Password can be up to seven alphanumeric characters. | Specifies the user password.                   |
| Set Supervisor Password | Password can be up to seven alphanumeric characters. | Specifies the supervisor password.             |

### 4.6 Power Menu

This menu is for setting power management features.

| Feature          | Options                                                                                                                                                                     | Description                                                               |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|
| Power Management | <ul><li>Disabled</li><li>Enabled (default)</li></ul>                                                                                                                        | Enables or disables the BIOS power management feature.                    |
| Inactivity Timer | <ul> <li>Off</li> <li>1 Minute</li> <li>5 Minutes</li> <li>10 Minutes</li> <li>20 Minutes (default)</li> <li>30 Minutes</li> <li>60 Minutes</li> <li>120 Minutes</li> </ul> | Specifies the amount of time before the computer enters standby mode.     |
| Hard Drive       | <ul><li>Disabled</li><li>Enabled (default)</li></ul>                                                                                                                        | Enables power management for hard disks during standby and suspend modes. |
| Video Power Down | <ul> <li>Disabled</li> <li>Standby</li> <li>Suspend (default)</li> <li>Sleep</li> </ul>                                                                                     | Specifies power management for video during standby and suspend modes.    |

Table 69. Power Menu

### 4.7 Boot Menu

This menu is for setting the boot features and the boot sequence.

| Feature              | Options                                                                       | Description                                                                                                    |
|----------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|
| Quiet Boot           | Disabled                                                                      | Disabled displays normal POST messages.                                                                        |
|                      | Enabled (default)                                                             | <i>Enabled</i> displays OEM logo instead of POST messages.                                                     |
| Quick Boot           | <ul><li>Disabled</li><li>Enabled (default)</li></ul>                          | Enables the computer to boot without running certain POST tests.                                               |
| Scan User Flash Area | <ul><li>Disabled (default)</li><li>Enabled</li></ul>                          | Enables the BIOS to scan the flash memory for user binary files that are executed at boot time.                |
| After Power Failure  | <ul> <li>Stays Off</li> <li>Last State (default)</li> <li>Power On</li> </ul> | Specifies the mode of operation if an AC/Power loss occurs.<br><i>Power On</i> restores power to the computer. |
|                      |                                                                               | Stay Off keeps the power off until the power button is pressed.                                                |
|                      |                                                                               | <i>Last State</i> restores the previous power state before power loss occurred.                                |
| On Modem Ring        | <ul><li>Stay Off (default)</li><li>Power On</li></ul>                         | Specifies how the computer responds to an incoming call on an installed modem when the power is off.           |

Table 70. Boot Menu

| Feature                                 | Options                                               | Description                                                                                                                                                                                                                                                                                                                                 |
|-----------------------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| On LAN                                  | <ul><li>Stay Off</li><li>Power On (default)</li></ul> | Specifies how the computer responds to a LAN wakeup event when the power is off.                                                                                                                                                                                                                                                            |
| On PME                                  | <ul><li>Stay Off (default)</li><li>Power On</li></ul> | Specifies how the computer responds to a PME wakeup event when the power is off.                                                                                                                                                                                                                                                            |
| First Boot Device<br>Second Boot Device | <ul><li>Floppy</li><li>1st IDE-HDD</li></ul>          | Specifies the boot sequence from the available devices. To specify boot sequence:                                                                                                                                                                                                                                                           |
| Third Boot Device<br>Fourth Boot Device | <ul><li>ATAPI CDROM</li><li>Disabled</li></ul>        | <ol> <li>Select the boot device with &lt;^&gt; or &lt;↓&gt;.</li> <li>Press &lt;+&gt; to move the device up the list or &lt;-&gt; to move the device down the list.</li> <li>The operating system assigns a drive letter to each boot device in the order listed. Changing the order of the devices changes the drive lettering.</li> </ol> |
| Hard Drive                              | No options                                            | Lists available hard disk drives. When selected, displays the Hard Drive submenu.                                                                                                                                                                                                                                                           |
| Removable Devices                       | No options                                            | Lists available removable devices. When selected, displays the Removable Devices submenu.                                                                                                                                                                                                                                                   |

 Table 70.
 Boot Menu (continued)

### 4.7.1 Boot Device Submenu

#### Table 71. Boot Device Submenu

| Options     |
|-------------|
| Disabled    |
| 1st IDE-HDD |
| 2nd IDE-HDD |
| 3rd IDE-HDD |
| 4th IDE-HDD |
| Floppy      |
| ARMD-FDD    |
| ARMD-HDD    |
| ATAPI CDROM |
| SCSI        |
| NETWORK     |
|             |

## 4.8 Exit Menu

This menu is for exiting the Setup program, saving changes, and loading and saving defaults.

| Feature                 | Description                                                                                                                                                                                                                                  |  |  |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Exit Saving Changes     | Exits and saves the changes in CMOS SRAM.                                                                                                                                                                                                    |  |  |
| Exit Discarding Changes | Exits without saving any changes made in Setup.                                                                                                                                                                                              |  |  |
| Load Setup Defaults     | Loads the factory default values for all the Setup options.                                                                                                                                                                                  |  |  |
| Load Custom Defaults    | Loads the custom defaults for Setup options.                                                                                                                                                                                                 |  |  |
| Save Custom Defaults    | Saves the current values as custom defaults. Normally, the BIOS reads the Setup values from flash memory. If this memory is corrupted, the BIOS read the custom defaults. If no custom defaults are set, the BIOS reads the factor defaults. |  |  |
| Discard Changes         | Discards changes without exiting Setup. The option values present when the computer was turned on are used.                                                                                                                                  |  |  |

Table 72. Exit Menu

RC440BX Motherboard Technical Product Specification

# 5 Error Messages and Beep Codes

## What This Chapter Contains

| 5.1 | BIOS Error Messages            | 91 |
|-----|--------------------------------|----|
| 5.2 | Port 80h POST Codes            | 93 |
| 5.3 | Bus Initialization Checkpoints | 97 |
| 5.4 | BIOS Beep Codes                | 98 |

## 5.1 BIOS Error Messages

| Error Message                                                                                                                                                  | Explanation                                                                                                       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| GA20 Error                                                                                                                                                     | An error occurred with Gate-A20 when switching to protected mode during the memory test.                          |
| Pri Master HDD Error<br>Pri Slave HDD Error<br>Sec Master HDD Error<br>Sec Slave HDD Error                                                                     | Could not read sector from corresponding drive.                                                                   |
| Pri Master Drive - ATAPI Incompatible<br>Pri Slave Drive - ATAPI Incompatible<br>Sec Master Drive - ATAPI Incompatible<br>Sec Slave Drive - ATAPI Incompatible | Corresponding drive in not an ATAPI device. Run Setup to make sure device is selected correctly.                  |
| A: Drive Error<br>B: Drive Error                                                                                                                               | No response from diskette drive.                                                                                  |
| Cache Memory Bad                                                                                                                                               | An error occurred when testing L2 cache. Cache memory may be bad.                                                 |
| CMOS Battery Low                                                                                                                                               | The battery may be losing power. Replace the battery soon.                                                        |
| CMOS Display Type Wrong                                                                                                                                        | The display type is different than what has been stored in CMOS.<br>Check Setup to make sure type is correct.     |
| CMOS Checksum Bad                                                                                                                                              | The CMOS checksum is incorrect. CMOS memory may have been corrupted. Run Setup to reset values.                   |
| CMOS Settings Wrong                                                                                                                                            | CMOS values are not the same as the last boot. These values have either been corrupted or the battery has failed. |
| CMOS Date/Time Not Set                                                                                                                                         | The time and/or date values stored in CMOS are invalid. Run Setup to set correct values.                          |
| DMA Error                                                                                                                                                      | Error during read/write test of DMA controller.                                                                   |
| FDC Failure                                                                                                                                                    | Error occurred trying to access diskette drive controller.                                                        |
| HDC Failure                                                                                                                                                    | Error occurred trying to access hard disk controller.                                                             |
| Checking NVRAM                                                                                                                                                 | NVRAM is being checked to see if it is valid.                                                                     |
| Update OK!                                                                                                                                                     | NVRAM was invalid and has been updated.                                                                           |

#### Table 73. BIOS Error Messages

| Error Message                             | Explanation                                                                                                   |
|-------------------------------------------|---------------------------------------------------------------------------------------------------------------|
| Updated Failed                            | NVRAM was invalid but was unable to be updated.                                                               |
| Keyboard Is Locked                        | The system keyboard lock is engaged. The system must be unlocked to continue to boot.                         |
| Keyboard Error                            | Error in the keyboard connection. Make sure keyboard is connected properly.                                   |
| KB/Interface Error                        | Keyboard Interface test failed.                                                                               |
| Memory Size Decreased                     | Memory size has decreased since the last boot. If no memory was removed then memory may be bad.               |
| Memory Size Increased                     | Memory size has increased since the last boot. If no memory was added there may be a problem with the system. |
| Memory Size Changed                       | Memory size has changed since the last boot. If no memory was added or removed then memory may be bad.        |
| No Boot Device Available                  | System did not find a device to boot.                                                                         |
| Off Board Parity Error                    | A parity error occurred on an offboard card. This error is followed by an address.                            |
| On Board Parity Error                     | A parity error occurred in onboard memory. This error is followed by an address.                              |
| Parity Error                              | A parity error occurred in onboard memory at an unknown address.                                              |
| NVRAM / CMOS / PASSWORD cleared by Jumper | NVRAM, CMOS, and passwords have been cleared. The system should be powered down and the jumper removed.       |
| <ctrl_n> Pressed</ctrl_n>                 | CMOS is ignored and NVRAM is cleared. User must enter Setup.                                                  |

 Table 73.
 BIOS Error Messages (continued)

### 5.2 Port 80h POST Codes

During the POST, the BIOS generates diagnostic progress codes (POST codes) to I/O port 80h. If the POST fails, execution stops and the last POST code generated is left at port 80h. This code is useful for determining the point where an error occurred.

Displaying the POST codes requires an add-in card (often called a POST card). The POST card can decode the port and display the contents on a medium such as a seven-segment display. These cards can be purchased from JDR Microdevices or other sources.

The following tables provides the POST codes that can be generated by the BIOS. Some codes are repeated in the table because that code applies to more than one operation.

| Code | Description of POST Operation                                                                                                                                                                                                           |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D0   | NMI is Disabled. Onboard KBC, RTC enabled (if present). Init code Checksum verification starting.                                                                                                                                       |
| D1   | Keyboard controller BAT test, CPU ID saved, and going to 4GB flat mode.                                                                                                                                                                 |
| D3   | Do necessary chipset initialization, start memory refresh, do Memory sizing.                                                                                                                                                            |
| D4   | Verify base memory.                                                                                                                                                                                                                     |
| D5   | Init code to be copied to segment 0 and control to be transferred to segment 0.                                                                                                                                                         |
| D6   | Control is in segment 0. To check recovery mode and verify main BIOS checksum. If either it is recovery mode or main BIOS checksum is bad, go to check point E0 for recovery else go to check point D7 for giving control to main BIOS. |
| D7   | Find Main BIOS module in ROM image.                                                                                                                                                                                                     |
| D8   | Uncompress the main BIOS module.                                                                                                                                                                                                        |
| D9   | Copy main BIOS image to F000 shadow RAM and give control to main BIOS in F000 shadow RAM.                                                                                                                                               |

Table 74. Uncompressed INIT Code Checkpoints

#### Table 75. Boot Block Recovery Code Check Points

| Code | Description of POST Operation                                                                                                                                                                                                                                                              |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E0   | Onboard Floppy Controller (if any) is initialized. Compressed recovery code is uncompressed in F000:0000 in Shadow RAM and give control to recovery code in F000 Shadow RAM. Initialize interrupt vector tables, initialize system timer, initialize DMA controller, interrupt controller. |
| E8   | Initialize extra (Intel Recovery) Module.                                                                                                                                                                                                                                                  |
| E9   | Initialize floppy drive.                                                                                                                                                                                                                                                                   |
| EA   | Try to boot from floppy. If reading of boot sector is successful, give control to boot sector code.                                                                                                                                                                                        |
| EB   | Booting from floppy failed, look for ATAPI (LS120, Zip) devices.                                                                                                                                                                                                                           |
| EC   | Try to boot from ATAPI. If reading of boot sector is successful, give control to boot sector code.                                                                                                                                                                                         |
| EF   | Booting from floppy and ATAPI device failed. Give two beeps. Retry the booting procedure again (go to check point E9).                                                                                                                                                                     |

| Code | Description of POST Operation                                                                                                   |
|------|---------------------------------------------------------------------------------------------------------------------------------|
| 03   | NMI is Disabled. To check soft reset/power-on.                                                                                  |
| 05   | BIOS stack set. Going to disable Cache if any.                                                                                  |
| 06   | POST code to be uncompressed.                                                                                                   |
| 07   | CPU init and CPU data area init to be done.                                                                                     |
| 08   | CMOS checksum calculation to be done next.                                                                                      |
| 0B   | Any initialization before keyboard BAT to be done next.                                                                         |
| 0C   | KB controller I/B free. To issue the BAT command to keyboard controller.                                                        |
| 0E   | Any initialization after KB controller BAT to be done next.                                                                     |
| 0F   | Keyboard command byte to be written.                                                                                            |
| 10   | Going to issue Pin-23,24 blocking/unblocking command.                                                                           |
| 11   | Going to check pressing of <ins>, <end> key during power-on.</end></ins>                                                        |
| 12   | To init CMOS if "Init CMOS in every boot" is set or <end> key is pressed. Going to disable DMA and Interrupt controllers.</end> |
| 13   | Video display is disabled and port-B is initialized. Chipset init about to begin.                                               |
| 14   | 8254 timer test about to start.                                                                                                 |
| 19   | About to start memory refresh test.                                                                                             |
| 1A   | Memory Refresh line is toggling. Going to check 15µs ON/OFF time.                                                               |
| 23   | To read 8042 input port and disable Megakey GreenPC feature. Make BIOS code segment writeable.                                  |
| 24   | To do any setup before Int vector init.                                                                                         |
| 25   | Interrupt vector initialization to begin. To clear password if necessary.                                                       |
| 27   | Any initialization before setting video mode to be done.                                                                        |
| 28   | Going for monochrome mode and color mode setting.                                                                               |
| 2A   | Different buses init (system, static, output devices) to start if present. (See Section 5.3 for details of different buses.)    |
| 2B   | To give control for any setup required before optional video ROM check.                                                         |
| 2C   | To look for optional video ROM and give control.                                                                                |
| 2D   | To give control to do any processing after video ROM returns control.                                                           |
| 2E   | If EGA/VGA not found then do display memory R/W test.                                                                           |
| 2F   | EGA/VGA not found. Display memory R/W test about to begin.                                                                      |
| 30   | Display memory R/W test passed. About to look for the retrace checking.                                                         |
| 31   | Display memory R/W test or retrace checking failed. To do alternate Display memory R/W test.                                    |
| 32   | Alternate Display memory R/W test passed. To look for the alternate display retrace checking.                                   |
| 34   | Video display checking over. Display mode to be set next.                                                                       |
| 37   | Display mode set. Going to display the power on message.                                                                        |
| 38   | Different buses init (input, IPL, general devices) to start if present. (See Section 5.3 for details of different buses.)       |
| 39   | Display different buses initialization error messages. (See Section 5.3 for details of different buses.)                        |
| 3A   | New cursor position read and saved. To display the Hit <del> message.</del>                                                     |

Table 76. Runtime Code Uncompressed in F000 Shadow RAM

| Code | Description of POST Operation                                                                                                                                 |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 40   | To prepare the descriptor tables.                                                                                                                             |
| 42   | To enter in virtual mode for memory test.                                                                                                                     |
| 43   | To enable interrupts for diagnostics mode.                                                                                                                    |
| 44   | To initialize data to check memory wrap around at 0:0.                                                                                                        |
| 45   | Data initialized. Going to check for memory wrap around at 0:0 and finding the total system memory size.                                                      |
| 46   | Memory wrap around test done. Memory size calculation over. About to go for writing patterns to test memory.                                                  |
| 47   | Pattern to be tested written in extended memory. Going to write patterns in base 640k memory.                                                                 |
| 48   | Patterns written in base memory. Going to find out amount of memory below 1M memory.                                                                          |
| 49   | Amount of memory below 1M found and verified. Going to find out amount of memory above 1M memory.                                                             |
| 4B   | Amount of memory above 1M found and verified. Check for soft reset and going to clear memory below 1M for soft reset. (If power on, go to check point # 4Eh). |
| 4C   | Memory below 1M cleared. (SOFT RESET) Going to clear memory above 1M.                                                                                         |
| 4D   | Memory above 1M cleared. (SOFT RESET) Going to save the memory size. (Go to check point # 52h).                                                               |
| 4E   | Memory test started. (NOT SOFT RESET) About to display the first 64k memory size.                                                                             |
| 4F   | Memory size display started. This will be updated during memory test. Going for sequential and random memory test.                                            |
| 50   | Memory testing/initialization below 1M complete. Going to adjust displayed memory size for relocation/ shadow.                                                |
| 51   | Memory size display adjusted due to relocation/ shadow. Memory test above 1M to follow.                                                                       |
| 52   | Memory testing/initialization above 1M complete. Going to save memory size information.                                                                       |
| 53   | Memory size information is saved. CPU registers are saved. Going to enter in real mode.                                                                       |
| 54   | Shutdown successful, CPU in real mode. Going to disable gate A20 line and disable parity/NMI.                                                                 |
| 57   | A20 address line, parity/NMI disable successful. Going to adjust memory size depending on relocation/shadow.                                                  |
| 58   | Memory size adjusted for relocation/shadow. Going to clear Hit <del> message.</del>                                                                           |
| 59   | Hit <del> message cleared. <wait> message displayed. About to start DMA and interrupt controller test.</wait></del>                                           |
| 60   | DMA page register test passed. To do DMA#1 base register test.                                                                                                |
| 62   | DMA#1 base register test passed. To do DMA#2 base register test.                                                                                              |
| 65   | DMA#2 base register test passed. To program DMA unit 1 and 2.                                                                                                 |
| 66   | DMA unit 1 and 2 programming over. To initialize 8259 interrupt controller.                                                                                   |
| 7F   | Extended NMI sources enabling is in progress.                                                                                                                 |
| 80   | Keyboard test started. Clearing output buffer, checking for stuck key, to issue keyboard reset command.                                                       |
| 81   | Keyboard reset error/stuck key found. To issue keyboard controller interface test command.                                                                    |
| 82   | Keyboard controller interface test over. To write command byte and init circular buffer.                                                                      |
| 83   | Command byte written, global data init done. To check for lock-key.                                                                                           |

Table 76. Runtime Code Uncompressed in F000 Shadow RAM (continued)

| Code | Description of POST Operation                                                                                                                   |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| 84   | Lock-key checking over. To check for memory size mismatch with CMOS.                                                                            |
| 85   | Memory size check done. To display soft error and check for password or bypass setup.                                                           |
| 86   | Password checked. About to do programming before setup.                                                                                         |
| 87   | Programming before setup complete. To uncompress SETUP code and execute CMOS setup.                                                             |
| 88   | Returned from CMOS setup program and screen is cleared. About to do programming after setup.                                                    |
| 89   | Programming after setup complete. Going to display power on screen message.                                                                     |
| 8B   | First screen message displayed. <wait> message displayed. PS/2 Mouse check and extended BIOS data area allocation to be done.</wait>            |
| 8C   | Setup options programming after CMOS setup about to start.                                                                                      |
| 8D   | Going for hard disk controller reset.                                                                                                           |
| 8F   | Hard disk controller reset done. Floppy setup to be done next.                                                                                  |
| 91   | Floppy setup complete. Hard disk setup to be done next.                                                                                         |
| 95   | Init of different buses optional ROMs from C800 to start. (See Section 5.3 for details of different buses.)                                     |
| 96   | Going to do any init before C800 optional ROM control.                                                                                          |
| 97   | Any init before C800 optional ROM control is over. Optional ROM check and control will be done next.                                            |
| 98   | Optional ROM control is done. About to give control to do any required processing after optional ROM returns control and enable external cache. |
| 99   | Any initialization required after optional ROM test over. Going to setup timer data area and printe base address.                               |
| 9A   | Return after setting timer and printer base address. Going to set the RS-232 base address.                                                      |
| 9B   | Returned after RS-232 base address. Going to do any initialization before Coprocessor test.                                                     |
| 9C   | Required initialization before Coprocessor is over. Going to initialize the Coprocessor next.                                                   |
| 9D   | Coprocessor initialized. Going to do any initialization after Coprocessor test.                                                                 |
| 9E   | Initialization after Coprocessor test is complete. Going to check extended keyboard, keyboard ID and num-lock.                                  |
| A2   | Going to display any soft errors.                                                                                                               |
| A3   | Soft error display complete. Going to set keyboard typematic rate.                                                                              |
| A4   | Keyboard typematic rate set. To program memory wait states.                                                                                     |
| A5   | Going to enable parity/NMI.                                                                                                                     |
| A7   | NMI and parity enabled. Going to do any initialization required before giving control to optional ROM at E000.                                  |
| A8   | Initialization before E000 ROM control over. E000 ROM to get control next.                                                                      |
| A9   | Returned from E000 ROM control. Going to do any initialization required after E000 optional ROM control.                                        |
| AA   | Initialization after E000 optional ROM control is over. Going to display the system configuration.                                              |
| AB   | Put INT13 module runtime image to shadow.                                                                                                       |
| AC   | Generate MP for multiprocessor support (if present).                                                                                            |
| AD   | Put CGA INT10 module (if present) in Shadow.                                                                                                    |

Table 76. Runtime Code Uncompressed in F000 Shadow RAM (continued)

| AE | Uncompress SMBIOS module and init SMBIOS code and form the runtime SMBIOS image in shadow. |
|----|--------------------------------------------------------------------------------------------|
| B1 | Going to copy any code to specific area.                                                   |
| 00 | Copying of code to specific area done. Going to give control to INT-19 boot loader.        |

Table 76. Runtime Code Uncompressed in F000 Shadow RAM (continued)

### 5.3 Bus Initialization Checkpoints

The system BIOS gives control to the different buses at the following checkpoints to do various tasks.

| Checkpoint | Description                                                                |
|------------|----------------------------------------------------------------------------|
| 2A         | Different buses init (system, static, output devices) to start if present. |
| 38         | Different buses init (input, IPL, general devices) to start if present.    |
| 39         | Display different buses initialization error messages.                     |
| 95         | Init of different buses optional ROMs from C800 to start.                  |

While control is inside the different bus routines, additional checkpoints are output to port 80h as WORD to identify the routines under execution. In these WORD checkpoints, the low byte of the checkpoint is the system BIOS checkpoint from which the control is passed to the different bus routines. The high byte of the checkpoint is the indication of which routine is being executed in the different buses. The upper nibble of the high byte indicates the function that is being executed:

| Value | Description                                       |
|-------|---------------------------------------------------|
| 0     | func#0, disable all devices on the bus concerned. |
| 1     | func#1, static devices init on the bus concerned. |
| 2     | func#2, output device init on the bus concerned.  |
| 3     | func#3, input device init on the bus concerned.   |
| 4     | func#4, IPL device init on the bus concerned.     |
| 5     | func#5, general device init on the bus concerned. |
| 6     | func#6, error reporting for the bus concerned.    |
| 7     | func#7, add-on ROM init for all buses.            |

The lower nibble of the high byte indicates the bus on which the routines are being executed:

| Value | Description                                  |
|-------|----------------------------------------------|
| 0     | Generic DIM (Device Initialization Manager). |
| 1     | On-board System devices.                     |
| 2     | ISA devices.                                 |
| 3     | EISA devices.                                |
| 4     | ISA PnP devices.                             |
| 5     | PCI devices.                                 |

## 5.4 BIOS Beep Codes

Whenever a recoverable error occurs during power-on self test (POST), the BIOS displays an error message describing the problem. The BIOS also issues a beep code (one long tone followed by two short tones) during POST if the video configuration fails (a faulty video card or no card installed) or if an external ROM module does not properly checksum to zero.

An external ROM module (for example, a video BIOS) can also issue audible errors, usually consisting of one long tone followed by a series of short tones. For more information on the beep codes issued, check the documentation for that external device.

There are several POST routines that issue a POST terminal error and shut down the system if they fail. Before shutting down the system, the terminal-error handler issues a beep code signifying the test point error, writes the error to I/O port 80h, attempts to initialize the video and writes the error in the upper left corner of the screen (using both monochrome and color adapters).

If POST completes normally, the BIOS issues one short beep before passing control to the operating system.

| Веер | Description                                                          |  |
|------|----------------------------------------------------------------------|--|
| 1    | Refresh failure                                                      |  |
| 2    | Parity can not be reset                                              |  |
| 3    | First 64k memory failure                                             |  |
| 4    | Timer not operational                                                |  |
| 5    | Processor failure (Reserved for historic reason, not used any more)  |  |
| 6    | 8042 GateA20 can not toggled                                         |  |
| 7    | Exception interrupt error                                            |  |
| 8    | Display memory R/W error                                             |  |
| 9    | ROM checksum error (Reserved for historic reason, not used any more) |  |
| 10   | CMOS Shutdown register test error                                    |  |
| 11   | Invalid BIOS (e.g. POST module not found, etc.)                      |  |

#### Table 77. Beep Codes

# **6** Specifications and Customer Support

## What This Chapter Contains

| 6.1 | Online Support | 99 |
|-----|----------------|----|
| 6.2 | Specifications | 99 |

### 6.1 Online Support

Find information about Intel motherboards under "Product Info" or "Customer Support" at these World Wide Web sites:

http://www.intel.com/design/motherbd http://support.intel.com/support/motherboards/desktop

## 6.2 Specifications

The motherboard complies with the following specifications:

| Specification | Description                                                 | Revision Level                                                                                                                              |
|---------------|-------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|
| AGP           | Accelerated Graphics Port<br>Interface Specification        | Revision 1.0, August, 1996, Intel Corporation.<br>The specification is available through the<br>Accelerated Graphics Implementers Forum at: |
|               |                                                             | http://www.agpforum.org/                                                                                                                    |
| ACPI          | Advanced Configuration and<br>Power Interface specification | Revision 1.0, December 22, 1996<br>Intel Corporation, Microsoft Corporation, and Toshiba<br>Corporation                                     |
| AMI BIOS      | American Megatrends                                         | AMIBIOS 98<br>www.amibios.com                                                                                                               |
| APM           | Advanced Power Management<br>BIOS interface specification   | Revision 1.2, February, 1996<br>Intel Corporation, Microsoft Corporation                                                                    |
| ATA-3         | Information Technology - AT<br>Attachment-3 Interface       | X3T10/2008D Revision 6<br>ATA Anonymous FTP Site: fission.dt.wdc.com                                                                        |
| ΑΤΑΡΙ         | ATA Packet Interface for<br>CD-ROMs                         | SFF-8020i Revision 2.5<br>(SFF) Fax Access: (408) 741-1600                                                                                  |
| ATX           | ATX Specification                                           | Revision 2.01, February 1997<br>Intel Corporation, The specification is available at:<br>http://www.intel.com/                              |

#### Table 78. Specifications

| Specification                   | Description                                                                                                                  | Revision Level                                                                                                                                                                                                                                                                               |
|---------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| El Torito                       | Bootable CD-ROM format specification                                                                                         | Version 1.0, January 25, 1995<br>Phoenix Technologies Ltd., IBM Corporation. The El<br>Torito specification is available on the Phoenix Web<br>site                                                                                                                                          |
|                                 |                                                                                                                              | http://www.ptltd.com/techs/specs.html                                                                                                                                                                                                                                                        |
| EPP                             | Enhanced Parallel Port                                                                                                       | IEEE 1284 standard, Mode [1 or 2], v1.7                                                                                                                                                                                                                                                      |
| IrDA                            | Serial Infrared Physical Layer<br>Link specification                                                                         | Version 1.1, October 17, 1995<br>Infrared Data Association.<br>Phone: (510) 943-6546<br>Fax: (510) 943-5600<br>E-mail: irda@netcom.com                                                                                                                                                       |
| microATX                        | microATX Motherboard<br>Interface Specification<br>SFX Power Supply Design<br>Guide                                          | Version 1.0, December, 1997<br>Intel Corporation<br>Version 1.0, December, 1997<br>Intel Corporation                                                                                                                                                                                         |
| PCI                             | PCI Local Bus specification                                                                                                  | Revision 2.1, June 1, 1995, PCI Special Interest<br>Group<br>http://www.pcisig.com/                                                                                                                                                                                                          |
| Plug and Play                   | Plug and Play BIOS specification                                                                                             | Version 1.0a, May 5, 1994<br>Compaq Computer Corporation, Phoenix<br>Technologies Ltd., Intel Corporation                                                                                                                                                                                    |
| SDRAM DIMMs<br>(64-and 72-bit)  | PC SDRAM Unbuffered DIMM<br>specification<br>PC SDRAM DIMM Specification<br>PC Serial Presence Detect<br>(SPD) Specification | Revision 1.0, February, 1998, Intel Corporation<br>Revision 1.5, November, 1997, Intel Corporation<br>Revision 1.2A, December, 1997                                                                                                                                                          |
| SDRAM DIMMs<br>(64- and 72-bit) | PC SDRAM Unbuffered DIMM specification                                                                                       | Revision 0.9, October 22, 1997, Intel Corporation                                                                                                                                                                                                                                            |
| SMBIOS                          | System Management BIOS                                                                                                       | Version 2.1, June 16, 1997<br>Award Software International Inc., Dell Computer<br>Corporation, Hewlett-Packard Company,<br>Intel Corporation, International Business Machines<br>Corporation, Phoenix Technologies Limited, and<br>SystemSoft Corporation<br>http://www-opsd.intel.com/BIOS/ |
|                                 |                                                                                                                              | Not_Product_Specific/SMBIOS21.DOC                                                                                                                                                                                                                                                            |
| UHCI                            | Universal Host Controller<br>Interface                                                                                       | Design Guide Revision 1.1, March 1996<br>Intel Corporation. The specification is available at:<br>http://www.usb.org                                                                                                                                                                         |
| USB                             | Universal serial bus specification                                                                                           | Revision 1.0, January 15, 1996<br>Compaq Computer Corporation, Digital Equipment<br>Corporation, IBM PC Company, Intel Corporation,<br>Microsoft Corporation, NEC, Northern Telecom                                                                                                          |
|                                 |                                                                                                                              | http://www.intel.com/                                                                                                                                                                                                                                                                        |

 Table 78.
 Specifications (continued)