## MiTAC PB5500C-256K, Rev 1E (AT&T OEM) Board

Connectors and jumper-settings. These are based on what's witten on the PCB itself, as I don't have the manual. Stars indicate selection on my board, which I assume may be default settings for a 60MHz Pentium.

## Connectors:

|        | J1<br>J2<br>J13<br>J14<br>J15<br>BANK1<br>BANK2<br>PC1<br>PC2<br>PC3<br>PC4 | Speaker<br>Keylock<br>Reset<br>2x 72-p | l Batter | У                                          |                                            |                                        |
|--------|-----------------------------------------------------------------------------|----------------------------------------|----------|--------------------------------------------|--------------------------------------------|----------------------------------------|
| CPU:   |                                                                             |                                        |          | JP17                                       | JP18                                       | JP19                                   |
| *      | 33MHz<br>40MHz<br>50MHz<br>60MHz<br>66MHz                                   |                                        |          | Closed<br>Closed<br>Open<br>Open<br>Closed | Closed<br>Closed<br>Open<br>Closed<br>Open | Open<br>Closed                         |
| Cache: |                                                                             |                                        |          |                                            |                                            |                                        |
| *      | Bank 0<br>Bank 0 + Bank 1                                                   |                                        |          | JP1<br>1-2<br>2-3                          | JP2<br>1-2<br>2-3                          | JP15<br>1-2<br>2-3                     |
| *      | 8Kx8<br>8Kx8 + 8Kx8<br>32Kx8<br>32Kx8 + 32Kx8<br>128Kx8                     |                                        |          | Closed<br>Closed                           |                                            | JP12<br>Open<br>Open<br>Open<br>Closed |
| Bus:   |                                                                             |                                        |          |                                            |                                            | JP5                                    |

| * | Back to Back IO Delay Disabled<br>Back to Back IO Delay Enabled      |                                         | Open<br>Closed                          |
|---|----------------------------------------------------------------------|-----------------------------------------|-----------------------------------------|
| * | ATCLK = LCLK/2<br>ATCLK = LCLK/3<br>ATCLK = LCLK/4<br>ATCLK = LCLK/5 | JP6<br>Open<br>Open<br>Closed<br>Closed | JP7<br>Open<br>Closed<br>Open<br>Closed |
| * | External LCLK source<br>Internal LCLK source                         | JP20<br>1-2<br>2-3                      | JP23<br>Closed<br>Open                  |

|       |                                                  | JP21           |
|-------|--------------------------------------------------|----------------|
|       | LCLK W/ F08                                      | 1-2            |
| *     | Direct Drive LCLK                                | 2-3            |
|       |                                                  |                |
|       |                                                  | JP3            |
| *     | VESA Local Bus Enabled                           | Open           |
|       | VESA Local Bus Disabled                          | Closed         |
|       |                                                  | _              |
|       |                                                  | JP4            |
| *     | 82C822 LDEV# Sample at end of 1st T2             | Open           |
|       | 82C822 LDEV# Sample at end of 2nd T2             | Closed         |
|       |                                                  | JP22           |
| *     | MDHODE# Inactive at end of last T2               |                |
| ~     | MDHODE# Inactive at beginning of last T2         | Open<br>Closed |
|       | MDHODE# INACCIVE at beginning of fast iz         | CIOSEd         |
|       |                                                  | JP26           |
| *     | VESA Local Bus IDO = 0                           | Closed         |
|       | VESA Local Bus IDO = 1                           | Open           |
|       |                                                  | open           |
|       |                                                  | JP27           |
|       | VESA Local Bus ID1 = 0                           | Closed         |
| *     | VESA Local Bus ID1 = 1                           | Open           |
|       |                                                  | ±              |
|       |                                                  | JP28           |
| *     | VESA Local Bus $ID2 = 0$                         | Closed         |
|       | VESA Local Bus ID2 = 1                           | Open           |
|       |                                                  |                |
|       |                                                  | JP29           |
|       | VESA Local Bus ID3 = 0                           | Closed         |
| *     | VESA Local Bus ID3 = 1                           | Open           |
|       |                                                  |                |
|       |                                                  | JP30           |
| *     | VESA Local Bus ID4 = 0<br>VESA Local Bus ID4 = 1 | Closed         |
| ~     | VESA LOCAL BUS ID4 - I                           | Open           |
| Misc: |                                                  |                |
| MISC. |                                                  |                |
|       |                                                  | JP13           |
|       | Erase CMOS Settings                              | 1-2            |
| *     | Normal, keep CMOS Settings                       | 2-3            |
|       |                                                  |                |
|       |                                                  | JP24           |
|       | +12V on EPROM VPP                                | 1-2            |
| *     | +5V on EPROM VPP                                 | 2-3            |
|       |                                                  |                |
|       |                                                  | JP25           |
| *     | Reserved (1 on KBD-Ctrl P16)                     | Open           |
|       | Reserved (0 on KBD-Ctrl P16)                     | Closed         |
|       |                                                  |                |