# **DOVE 386**

The material in this manual is for information only and is subject to change without notice.

# **REVISION: 1.0**

IBM, IBM PC/XT/AT, PC-DOS, MS-DOS, OS/2, INTEL, WEITEK, PHOENIX ARE THE TRADEMARKS OR REGISTERED TRADEMARKS OF THEIR RESPECTIVE OWNERS.

#### **RADIO FREQUENCY INTERFERENCE STATEMENT**

This equipment generates and uses radio frequency energy and if not installed and used properly, that is, in strict accordance with the manufacturer's instructions, may cause interference with radio and television reception.

If this equipment does cause interference to radio or TV reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of the following measures:

- \* Reorient the receiving antenna.
- \* Relocate the computer away from the receiver.
- \* Move the computer away from the receiver.
- \* Plug the power cord of computer into a different outlet so that computer and receiver are on different branch circuits.
- \* Ensure that card slot covers are in place when no card is installed.
- \* Ensure that card mounting screws, attachment connector screws, and ground wires are tightly secured.
- \* If peripherals are used with this system, it is suggested to use shielded, grounded cables, with in-line filters if necessary.

If necessary, the user should consult the dealer service representative for additional suggestions.

The manufacturer is not responsible for any radio or TV interferences caused by unauthorized modifications to this equipment. It is the responsibility of the user to correct such interferences.

# Note

- 1. Electronic components are sensitive to dust and dirt. Do inspect and clean the computer system regularly.
- 2. Turn off the power whenever you install or remove any connector, memory module and add-on card. Before turning on the power, make sure that all the connectors, memory modules and add-on cards are secured.
- 3. After power is on, please wait for a minute. The system BIOS are going through a self-test during this period and nothing is shown on the screen. After the self-test, the system BIOS will initialize the display adaptor and show messages.
- 4. The SIMM sockets are fragile device. Do not force the SIMM modules into the sockets. It may break the locking latches.

# **Preface**

The manual provides information about the installation and maintenance of OCTEK DOVE-386 motherboard. In-depth explanations of the functions of this motherboard are provided. In the appendix, the system BIOS setup is explained.

The content in this manual is only for reference and is intended to provide basic information for the general users. There are also some technical information for hardware and software engineers.

In this manual, there are 4 chapters. Chapter 1 contains a brief introduction and specification of OCTEK DOVE-386 motherboard. In the Chapter 2, the functions of DOVE-386 are explained. It also outlines many advanced features of the CPU and the system architecture. Chapter 3 explains the installation of coprocessor, DRAM modules and jumpers. Some technical information are provided in the Chapter 4.

System BIOS and the system setup are described in the Appendix A. All the setup procedures are explained. Appendix B contains the information about the memory expansion board.

Additional information are given in Appendix C, D, E and F for the maintenance purpose.

# **CONTENT**

| Chapter 1      | INTRODUCTION                                                                                                                                                                                                 | 1-1                                                    |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
| Chapter 2      | GENERAL FEATURES                                                                                                                                                                                             | 2-1                                                    |
| 10<br>12<br>13 | Specification Processor Math Coprocessor Cache Memory Memory System  Dual Bus Design  System Functions                                                                                                       | 2-1<br>2-3<br>2-6<br>2-7<br>2-<br>2-<br>2-             |
| Chapter 3      | INSTALLING COMPONENTS                                                                                                                                                                                        | 3-1                                                    |
|                | Installing Math Coprocessor Installing RAM Modules Installing External Battery Configuration of Memory DRAM Configuration Configuration of Cache Memory Control of System Speed Reset CMOS Setup Information | 3-1<br>3-3<br>3-5<br>3-6<br>3-8<br>3-9<br>3-11<br>3-11 |
|                | System Board Jumper Setting                                                                                                                                                                                  | 3-                                                     |

System Board Connectors 3-14

12

| Chapter 4  | TECHNICAL INFORMATION                                                                                                                                                                        | 4-1                                                         |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|
| 11         | Memory Mapping I/O Address Map System Timers System Interrupts Direct Memory Access (DMA) Real Time Clock and CMOS RAM CMOS RAM Address Map Real Time Clock Information System Expansion Bus | 4-1<br>4-2<br>4-4<br>4-6<br>4-7<br>4-8<br>4-9<br>4-10<br>4- |
| APPENDIX A | SYSTEM BIOS                                                                                                                                                                                  | <b>A-1</b>                                                  |
|            | Self-test<br>System Setup                                                                                                                                                                    | A-1<br>A-4                                                  |
| APPENDIX B | MEMORY EXPANSION CARD                                                                                                                                                                        | B-1                                                         |
| APPENDIX C | OPERATION & MAINTENANCE                                                                                                                                                                      | C-1                                                         |

| APPENDIX D TROUBLESHOOTING              | D-1 |
|-----------------------------------------|-----|
| APPENDIX E SYSTEM BOARD LAYOUT          | E-1 |
| APPENDIX F MEMORY EXPANSION CARD LAYOUT | F-1 |

# Chapter 1 Introduction

OCTEK DOVE-386 consists of 32-bit 80386 microprocessor, a large cache memory and highly integrated chipsets to provide high performance, reliability and compatibility. OCTEK DOVE-386 is a perfect choice for CAD/CAM workstation and file server and supports sophisticated 32-bit computing applications and multi-user operating systems.

To speed up the performance of the system, a cache memory with maximum size up to 256KB is incorporated. Frequently used program codes can be fetched by CPU from the high speed cache memory without wait state. Furthermore, access to the main memory is accelerated because the cache controller and the memory controller are integrated together, and operate concurrently. Thus the overhead of accessing the main memory is minimized.

Aimed at supporting advanced CAD/CAM applications, OCTEK DOVE-386 supports 80387 or WEITEK 3167. The total memory is 64MB. 32MB memory is installed on board and additional 32MB is on memory expansion board which is installed on a fast speed 32-bits memory expansion slot.

Compatibility and reliability are important issues. I/O channel is compatible to standard AT bus. Therefore any AT compatible peripherals may be used on OCTEK DOVE-386. On board POWERGOOD generator is essential to ensure the reliability of the system and is well-designed to work with all power supplies.

# Chapter 2 General Features

#### **SPECIFICATION**

#### **Processor:**

Intel / AMI 80386DX CPU with optional 80387DX Math Co-processor or WEITEK 3167 Coprocessor

# Speed:

Turbo/normal speed Software/hardware selectable

# I/O Slot:

Compatible to standard AT bus Two 8-bit and six 16-bit slots Programmable wait state for AT cycle AT bus clock = CLKIN/8 or CLKIN/6

# **Cache Memory:**

32KB to 256KB Cache Memory Direct mapped with Write-Back operation Burst line fill during cache read miss Two Non-cacheable regions control Option for Cacheable video BIOS

# **Memory:**

Shadow RAM for System BIOS and Video BIOS High speed Page mode DRAM memory Hidden refresh / Slow refresh SIMM sockets for 256K, 1M or 4M modules 32M bytes on board Up to 64M Bytes with optional memory expansion board CAS# before RAS# refresh to reduce power comsumption

# **System Support Functions:**

8-Channel DMA (Direct Memory Access)
16-level interrupt
3 programmable timers
CMOS RAM for system configuration
Real time clock with battery backup

# Other Features :

On board POWERGOOD generation External battery connector Hardware turbo switch

#### **PROCESSOR**

80386DX is a 32-bit microprocessor with 32-bit external data bus and 32-bit external address bus. Therefore it processes more data at the same time than 80286 and can access a large memory size which is necessary for 32-bit applications. To combine the wider bus structure and all the advanced functions on chip, total 275,000 transistors are integrated together.

A advanced pipeline architecture is implemented. Next four Bytes of instructions are prefetched into the CPU whenever the bus is idle. The size of the prefetch queue is increased to hold 12 Bytes. This architecture reduces the overhead of retrieving and decoding of the instructions.

80386DX is aimed to provide advanced facilities to sophisticated software, but still remains compatible with existing software in the market. It can operate at real mode and protected mode. In Real mode the 386DX operates as a very fast 8086, but with 32-bit extensions if desired. Real mode is required primarily to setup the processor for Protected mode operation. Protected mode provides access to the sophisticated memory management, paging and privilege capabilities of the processor. Furthermore, new mechanism allows switching between Real mode and Protected mode at high speed operation.

Hence applications using EMS memory or extended memory can run efficiently although they need software driver to access the memory beyond 1MB.

The Protected mode of 80386 is fully compatible with 80286. All privilege - level and I/O protection system are supported. New system control instructions, memory paging, I/O permission bit map are provided to make 80386 ideal for multi-tasking operation systems.

In addition, a virtual 8086 mode is provided. In this mode, the CPU can be considered by the programs as being divided into several 8086 CPUs and each program has their own CPU and memory space. Several programs for XT/AT as well as operating systems for 80286 and 80386DX can be executed simultaneously. Programs are isolated and protected from each other by 80386DX. Each program can be considered as running at a XT/AT.

Internal memory management unit is complicated, but provides a more flexible addressing scheme for the next generation of operation system. Multitasking, concurrent operation and manipulating huge data base can be accomplished with excellent performance. Paging mechanism is employed by 80386DX to allow powerful operating system to implement virtual memory. Each segment is divided into several pages which are 4K Bytes per page. Page mechanism is transparent to software and allows software to address up to 64 Terabytes.

Furthermore, the 64KB segment boundary which is an barrier of 8088 and 80286 is removed and the segment length can be increased up to 4GB. It eliminates the need for the software to manage multiple code and data segments and allows software of other operating system to be transferred to PC more easily.

80386DX includes many new instructions for system control, high level language support and processor control. These instructions are used in protected mode. New operation systems and software can make use of these instructions for their advanced features, such as concurrent operation and virtual memory.

#### **MATH COPROCESSOR**

The demand for sophisticated, number-crunching scientific and business applications has rapidly increased in recent years. 80386DX features an integer Arithmetic Logic Unit which only handles simple integer operations such as addition and multiplication. Floating-point operations which are actually utilized by applications must be accomplished through software routines.

To overcome this obstacle, external Math coprocessor is necessary. The Math coprocessor contains complex hardware and large data registers for floating-point numeric operations. In OCTEK DOVE the Math coprocessor is optional and both Intel 80387 and WEITEK 3167 are supported.

80387 is upward object-code compatible from 80287 and 8087, but runs 6 to 11 times faster than 80287 used in AT. It fully implements the IEEE 754 Binary Floating-point Arithmetic standard with a high precision 80-bits internal architecture.

WEITEK 3167 can deliver more power than 80387 and is supported by various operation systems and high level programming language compilers. It has a direct interface with the CPU. So the data are transferred between them at full speed.

#### **CACHE MEMORY**

The system performance can not simply be improved by increasing the clock rate of the system. The performance depends on many factors, such as system architecture and memory configuration.

A cache memory system with low cost DRAM as main memory and high speed SRAM as cache memory becomes the only choice for high performance system in terms of price and performance. The frequently used data code instructions are kept in the high speed cache memory. Therefore, most of the memory operations are carried out in the cache memory instead of the slow speed main memory.

The cache controller of DOVE-386 is integrated into the chipset, which will simplify the system design and reduce the chip count. Furthermore, the cache controller is able to run in different size configuration: 32K,64K,128K and 256K Byte. The line size for the cache scheme is 16-Byte wide. In different size of cache memory, it affects the cacheable area for the main memory.

The following table shown the cacheable range in different main memory :

| Cache Size | Cacheable Memory |  |  |
|------------|------------------|--|--|
| 32KB       | 8MB              |  |  |
| 64KB       | 16MB             |  |  |
| 128KB      | 32MB             |  |  |
| 256KB      | 64MB             |  |  |

The cache controller works jointly with the memory controller. This arrangement can speed up memory access when a cache read miss occurs and hence the overall performance is improved. For a cache read hit, the CPU operation is completed with zero wait state. Posted write mechanism is implemented. The memory write is buffered and runs at zero wait state.

The design of the cache controller is intended to provide optimum performance with simple construction. With 64KB cache memory, hit rate exceeds 95% and the wait state is almost eliminated.

# Write Back (Copy back)

In Dove-386, the cache controller is incorporated in the chipset. There is no need to install an external cache controller. A write-back direct-mapped scheme is implemented in DOVE-386. In a direct-mapped cache memory, the cache memory is treated as a buffer for the main memory. The main memory is logically divided into pages which has the size equal to the cache memory size. Each location in the cache memory is directly mapped into the the same location in each page of main memory.

The write policy of the DOVE-386 cache controller is write-back. In a cache-based system, the performance is downgraded when there is a lot of write operation because the CPU has to update both cache memory and main memory simultaneously. In many cache design, the write operation is buffered, which is called 'post-write'. But it can only buffer a single write operation and wait state is still needed in case of multiple write oepations.

In a write-back cache system, the amount of write operation to main memory is minimized. The CPU writes the data to the cache memory if the data on the same location is already in the cache memory. The main memory is not updated yet and the operation completes in a single cycle. So, it implies that writing to the same location need not initiate a main memory write operation. The main memory is only needed to be updated when the data from main memory has to replace the same location in the cache memory.

The advantage of the write-back scheme is the main memory bus utilization is substantially reduced and hence the main memory bus can be available to other bus master devices in the system. It is very important in high-end computer systems in which several devices have to access the main memory for data transfer.

#### **MEMORY SYSTEM**

Four banks of DRAMs can be installed. Two banks are available on motherboard and another two banks are on the optional memory expansion board. One bank of DRAM refers to four pieces of SIMM modules. The maximum memory size is 64MB when using 4MB DRAM for all banks.

The memory system supports page mode. Successive memory accesses within the same page need not require wait state and thus CPU can run at full speed.

To enhance the system performance, shadow RAM mode is supported. In shadow RAM mode, system BIOS and video BIOS contained in low speed memory such as EPROM and ROM are copied into DRAM. Improvement is significant because access to DRAM is much faster than ROM.

#### **Hidden Refresh**

In the original PC/AT design, the CPU suspends its operation during memory refresh. The memory refresh cycle takes about 5% of CPU time which is a short period of time in a slow machine. Nevertheless, in a 33MHz machine, it will significantly downgrade the system performance since the CPU can complete more operations in the same period.

In DOVE-386, a hidden refresh function is provided. When the hidden refresh function is enabled, the CPU will not stop its operation and the memory refresh operation is transparent to the CPU access. The chipset will monitor the whole system. If the CPU is accessing the main memory, the memory refresh operation is postponed and will be carried out when there is no access to main memory. Special refresh mechanism is implemented to reduce the period of memory refresh operation.

# **DUAL BUS DESIGN**

It is very important that a high speed system should be compatible with existing peripherals without lowering the performance. To be compatible, the I/O slot should run at 8MHz or slower. On the other hand, the rest of the system are running at full speed.

A dual bus design is employed. A high speed bus links the CPU, coprocessor, cache memory and main memory. This bus is synchronous with the clock of the CPU and the data transfer is 32 bits. Whenever there is a request for transferring to or from I/O slot, the chipset is responsible for handling the conversion between the buses. The clock rate of the high speed bus will not be reduced, which eliminates many compatibility problem.



# **SYSTEM FUNCTIONS**

# System functions include:

- Interrupt
- DMA
- Timer
- Real time clock
- Clock and ready generation
- I/O channel control

All system functions are 100% compatible to AT standard. I/O channel of OCTEK Jaguar II-386 is designed to be compatible with standard AT bus. All the expansion cards conformed to the standard AT bus can be used in OCTEK Jaguar II-386 without problem.

# GENERAL FEATURES

|                                 | GENERAL FEATURES |
|---------------------------------|------------------|
| THIS PAGE IS INTENTIONALLY LEFT | BLANK            |
|                                 |                  |
|                                 |                  |
|                                 |                  |
|                                 |                  |
|                                 |                  |
|                                 |                  |
|                                 |                  |
|                                 |                  |
|                                 |                  |
|                                 |                  |
|                                 |                  |
|                                 |                  |
|                                 |                  |
|                                 |                  |
|                                 |                  |
|                                 |                  |
|                                 |                  |
|                                 |                  |
|                                 |                  |
|                                 |                  |
|                                 |                  |

# Chapter 3 Installing Components

Important Note: Turn off the power before installing or replacing any component.

# **INSTALLING MATH COPROCESSOR**

Math coprocessor 80387 and WEITEK 3167 are PGA devices. Beside the CPU, there is a 121-pin PGA socket. To install Math coprocessor, be sure to line up pin 1 of the Math coprocessor with pin 1 of the socket as shown below. Make sure that the coprocessor is firmly inserted into the socket.

The WEITEK 3167 is a 121-pin chip which matches the pin count of the socket. Align the pins and gently insert the chip into the socket. However, 80387 has 69 pins and its package is smaller and different from WEITEK 3167. So, it only occupies the inner pins of the socket.

Before installing the Math coprocessor, make sure all the pins are straight. The pins are very fragile. Once these pins are bent, the coprocessor may be damaged.

Check whether the system BIOS can find the coprocessor after reset. The system BIOS will display a list of devices on the motherboard after self-test. If the coprocessor is installed, it should show the type of coprocessor.

#### **INSTALLING RAM MODULES**

OCTEK DOVE-386 has eight sockets for SIMM modules. Whenever adding memory modules to the motherboard, install four modules at the same time. Also make sure that the chips on the modules face toward the memory expansion slot as shown in the next page.

To install a module, the module edge is angled into the socket's contact and then the module is pivoted into position, where the locking latches will secure it. If the module edge is not completely inserted into the socket, it cannot be pivoted to be in vertical position and should be dragged out and inserted again. Do not force the module into the SIMM socket. It will damage the locking latches.

The modules should be locked by the locking latches of the sockets firmly. Please check carefully before turning on the power. Otherwise, the system will not work properly.

If the BIOS reports an memory error or parity error, drag out the modules and insert them again. If the locking latches are damaged, contact your dealer to replace the socket.

# **INSTALLING EXTERNAL BATTERY**

To back up the information stored in CMOS RAM, an external battery is needed to provide power after the system is turned off. The connector (P8) for the battery is located beside the keyboard connector on the rear of the board. A 3.6V battery is used. Turn off the power before install the battery. The location of the connector P8 is shown below.

#### **CONFIGURATION OF MEMORY**

The configuration of the memory is very flexible. It can install 256KB , 1MB or 4MB SIMM modules are acceptable. There are several combinations of DRAM types you may consider. So, a basic system can be equipped with fewer memory and the system can be upgraded by installing the extended memory. The different configurations of memory is illustrated at the next page.

There are totally four banks of DRAM. Two banks (bank 0 and 1) are on the motherboard and the others (bank 2 and 3) are on the memory expansion board. If bank 0 and 1 are filled, you have to use bank 2 and 3.

Page mode is selected in BIOS. But fast page mode DRAM is recommended so that page mode operation can be selected to improve the system performance. The memory size is detected automatically by system BIOS. This detection is performed during memory test and the size is indicated after reset. No jumper is needed to be set for the memory size and DRAM type.

To determine what DRAM speed rating to be used is depended on the system speed and wait state. The highest performance is accomplished by using zero wait state, but high speed DRAM has to be used.

# **INSTALLING COMPONENTS**

The wait state setting is applied to four banks of memory. Therefore make sure to install DRAM modules with the same speed rating, or accommodate the wait state setting to the new DRAM type.

The number of wait state is assigned in the BIOS setup. Improper setting may cause the system malfunction. In this case, reset the CMOS setup using JP9. Then reset the system and go through the system setup again.

# **DRAM CONFIGURATION**

|    | Bank 0<br>SIMM (1-<br>4) |      | Bank 2<br>SIMM (9-<br>12) |    | Total<br>Memory |
|----|--------------------------|------|---------------------------|----|-----------------|
| 1  | 256K                     | Х    | Х                         | Х  | 1M              |
| 2  | 256K                     | 256K | Х                         | Х  | 2M              |
| 3  | 1M                       | Х    | Х                         | Х  | 4M              |
| 4  | 256K                     | 1M   | Х                         | Х  | 5M              |
| 5  | 1M                       | 1M   | Х                         | Х  | 8M              |
| 6  | 1M                       | 1M   | 1M                        | Х  | 12M             |
| 7  | 1M                       | 1M   | 1M                        | 1M | 16M             |
| 8  | 4M                       | Х    | Х                         | Х  | 16M             |
| 9  | 1M                       | 4M   | Х                         | Х  | 20M             |
| 10 | 4M                       | 1M   | Х                         | Х  | 20M             |
| 11 | 1M                       | 1M   | 4M                        | Х  | 24M             |
| 12 | 1M                       | 4M   | 1M                        | Х  | 24M             |
| 13 | 4M                       | 1M   | 1M                        | Х  | 24M             |
| 14 | 1M                       | 1M   | 4M                        | 1M | 28M             |
| 15 | 1M                       | 4M   | 1M                        | 1M | 28M             |
| 16 | 4M                       | 1M   | 1M                        | 1M | 28M             |
| 17 | 4M                       | 4M   | Х                         | Х  | 32M             |
| 18 | 1M                       | 4M   | 4M                        | Х  | 36M             |
| 19 | 4M                       | 1M   | 4M                        | Х  | 36M             |
| 20 | 4M                       | 4M   | 1M                        | Х  | 36M             |
| 21 | 1M                       | 1M   | 4M                        | 4M | 40M             |
| 22 | 1M                       | 4M   | 4M                        | 1M | 40M             |
| 23 | 4M                       | 1M   | 4M                        | 1M | 40M             |
| 24 | 4M                       | 4M   | 1M                        | 1M | 40M             |

# **INSTALLING COMPONENTS**

| 25 | 4M | 4M | 4M | Х  | 48M |
|----|----|----|----|----|-----|
| 26 | 1M | 4M | 4M | 4M | 52M |
| 27 | 4M | 1M | 4M | 4M | 52M |
| 28 | 4M | 4M | 4M | 1M | 52M |
| 29 | 4M | 4M | 4M | 4M | 64M |

# **CONFIGURATION OF CACHE MEMORY**

Note: If you have any question about the configuration of cache memory, consult your local dealer. Improper configuration will cause the system malfunction.

In OCTEK DOVE-386 SYSTEM, the cache memory have four options: 32KB, 64KB, 128KB, 256KB. The following table shown the SRAM location in different cache size:

| Cache size | SRAM & Location        | Tag RAM & Location     |
|------------|------------------------|------------------------|
| 32KB       | 8KX8,<br>U4,U6,U8,U10  | 16KBX4,<br>U24,U25,U26 |
| 64KB       | 8KX8,<br>U4 - U11      | 16KBX4,<br>U24,U25,U26 |
| 128KB      | 32KX8,<br>U4,U6,U8,U10 | 16KBX4,<br>U24,U25,U26 |
| 256KB      | 32KX8,<br>U4 - U11     | 16KBX4,<br>U24,U25,U26 |

Make sure that the number of SRAMs is correct and they are installed properly. Otherwise the system will not work.

# **INSTALLING COMPONENTS**

The speed rating of the SRAM for 33MHz and 40MHz motherboard are listed below:

| System Speed | SRAM | Tag RAM |
|--------------|------|---------|
| 33MHz        | 25ns | 15ns    |
| 40MHz        | 20ns | 12ns    |

The jumper settings for the configuration of cache memory.

# Cache Memory Size

|       | JP2 | JP3 | JP4 | JP5 | JP6 | JP7 |
|-------|-----|-----|-----|-----|-----|-----|
| 32KB  | 2-3 | 1-2 | 2-3 | 1-2 | 2-3 | 1-2 |
| 64KB  | 2-3 | 1-2 | 1-2 | 2-3 | 2-3 | 1-2 |
| 128KB | 1-2 | 2-3 | 1-2 | 2-3 | 2-3 | 1-2 |
| 256KB | 1-2 | 2-3 | 1-2 | 2-3 | 1-2 | 2-3 |

#### **CONTROL OF SYSTEM SPEED**

System speed can be controlled by hardware switch and keyboard. Connector P3 is connected to the turbo switch of the case. When the system speed is fast, the turbo LED of the case should be turned on.

To change the speed by keyboard, use '-' and '+' of the numeric keypad. Press 'Ctrl', 'Alt' and '-' for slow speed and Press 'Ctrl', 'Alt' and '+' for fast speed.

Whenever the system speed is set to slow by turbo switch, it cannot be changed by keyboard, and vice versa.

#### **RESET CMOS SETUP INFORMATION**

Sometimes, the improper setting of system setup may make the system malfunction. In this case, turn off the power and disconnect the external battery. Then place a jumper on JP9 (1-2) for a while. The internal CMOS status register will be cleared. Then remove the jumper and turn on the power. The BIOS finds the CMOS status register is reset and regards the setup information as invalid. So it will prompt you to correct the information. In normal operation, JP9 place in (2-3).

#### SYSTEM BOARD JUMPER SETTING

There are several options which allow user to select by hardware switches.

#### Display Selection

| JP8 |                      |
|-----|----------------------|
| 1-2 | CGA, EGA, VGA        |
| 2-3 | Monochrome display * |

#### Bus Clock Speed Selection

Bus clock is used by peripherals on the motherboard and slots, such as display and DMA. Bus clock is generated from CPU clock-in and the speed of Bus clock is shown below.

|       | CPU Speed   |         |         |
|-------|-------------|---------|---------|
| JP1   | ICLK        | 33MHz   | 40MHz   |
| 1-2   | CPU-CLOCK/6 | 11MHz   | 13.3MHz |
| * 2-3 | CPU-CLOCK/8 | 8.25MHz | 10MHz   |

The system performance can be improved by selecting a higher Bus clock speed. There are many old version add-on cards that can only run at the slow speed. So, be careful when you want to set to higher speed.

Note: \* factory setting

#### **SYSTEM BOARD CONNECTORS**

Under typical conditions, these connectors should be connected to the indicators and switches of the system unit.

| Connector | Function                       |
|-----------|--------------------------------|
| P1        | Hardware reset connector       |
| P2        | Speaker connector              |
| Р3        | Turbo switch connector         |
| P4        | Turbo LED connector            |
| P5        | Power LED & Ext-Lock connector |
| P6, P7    | Power supply connector         |
| P8        | External battery connector     |
| KB1       | Keyboard connector             |

Pin assignments of the connectors are illustrated as follows:

#### P 1 - Hardware Reset Connector

| Pin | Assignment    |
|-----|---------------|
| 1   | Selection Pin |
| 2   | Ground        |

## P 2 - Speaker Connector

| Pin | Assignment |
|-----|------------|
| 1   | Data out   |
| 2   | +5 Vdc     |
| 3   | Ground     |
| 4   | +5 Vdc     |

#### P 3 - Turbo Switch Connector

| Pin | Assignment    |
|-----|---------------|
| 1   | Selection Pin |
| 2   | Ground        |

#### P 4 - Turbo LED Connector

| Pin | Assignment |
|-----|------------|
| 1   | +5 Vdc     |
| 2   | LED signal |

## P 5 - Power LED & Ext-Lock Connector

| Pin | Assignment       |
|-----|------------------|
| 1   | +5 Vdc           |
| 2   | Key              |
| 3   | Ground           |
| 4   | Keyboard inhibit |
| 5   | Ground           |

P6, P7 - Power Supply Connector

| Pin | Assignment |
|-----|------------|
| 1   | POWERGOOD  |
| 2   | +5 Vdc     |
| 3   | +12 Vdc    |
| 4   | -12 Vdc    |
| 5   | Ground     |
| 6   | Ground     |

| Pin | Assignment |
|-----|------------|
| 1   | Ground     |
| 2   | Ground     |
| 3   | -5 Vdc     |
| 4   | +5 Vdc     |
| 5   | +5 Vdc     |
| 6   | +5 Vdc     |

# P 8 - External Battery Connector

| Pin | Assignment |
|-----|------------|
| 1   | + Vdc      |
| 2   | not used   |
| 3   | Ground     |
| 4   | Ground     |

## KB 1 - Keyboard Connector

| Pin | Assignment     |
|-----|----------------|
| 1   | Keyboard clock |
| 2   | Keyboard data  |
| 3   | Spare          |
| 4   | Ground         |
| 5   | +5 Vdc         |

|                                       | INSTALLING COMPONENTS |  |
|---------------------------------------|-----------------------|--|
| THIS PAGE IS INTENTIONALLY LEFT BLANK |                       |  |
|                                       |                       |  |
|                                       |                       |  |
|                                       |                       |  |
|                                       |                       |  |
|                                       |                       |  |
|                                       |                       |  |
|                                       |                       |  |
|                                       |                       |  |
|                                       |                       |  |
|                                       |                       |  |
|                                       |                       |  |
|                                       |                       |  |
|                                       |                       |  |
|                                       |                       |  |
|                                       |                       |  |
|                                       |                       |  |
|                                       |                       |  |
|                                       |                       |  |
|                                       |                       |  |
|                                       |                       |  |
|                                       |                       |  |
|                                       |                       |  |
|                                       |                       |  |

# Chapter 4 Technical Information

This section provides technical information about OCTEK DOVE-386 and is intended for advanced users interested in the basic design and operation of OCTEK DOVE-386.

#### **MEMORY MAPPING**

| Address           | Range        | Function                              |
|-------------------|--------------|---------------------------------------|
| 000000-<br>7FFFF  | 000K-512K    | System Board Memory (512K)            |
| 080000-<br>09FFFF | 512K-640K    | System Board Memory (128K)            |
| 0A0000-<br>0BFFFF | 640K-768K    | Display Buffer (128K)                 |
| 0C0000-<br>0DFFFF | 768K-896K    | Adaptor ROM / Shadow<br>RAM (128K)    |
| 0E0000-<br>0EFFFF | 896K-960K    | System ROM / Shadow RAM (64K)         |
| 0F0000-<br>0FFFFF | 960K-1024K   | System BIOS ROM /<br>Shadow RAM (64K) |
| 100000-<br>7FFFF  | 1024K-8192K  | System Memory                         |
| 800000-<br>FFFFFF | 8192K-16318K | System Memory                         |

#### I/O ADDRESS MAP

I/O Address Map on System Board

I/O address hex 000 to 0FF are reserved for the system board I/O.  $\,$ 

| ADDRESS<br>(HEX) | DEVICE                                                |
|------------------|-------------------------------------------------------|
| 000-01F          | DMA Controller 1, 8237                                |
| 020-03F          | Interrupt Controller 1, 8259, Master                  |
| 040-05F          | Timer, 8254                                           |
| 060-06F          | Keyboard Controller                                   |
| 070-07F          | Real Time Clock, NMI<br>(non-maskable interrupt) mask |
| 080-09F          | DMA Page Register, 74LS612                            |
| 0A0-0BF          | Interrupt Controller 2, 8259                          |
| 0C0-0DF          | DMA Controller 2, 8237                                |
| 0F0              | Clear Math Coprocessor Busy                           |
| 0F1              | Reset Math Coprocessor                                |
| 0F8-0FF          | Math Coprocessor Port                                 |

I/O address hex 100 to 3FF are available on the I/O channel.

| ADDRESS<br>(HEX) | DEVICE                                    |
|------------------|-------------------------------------------|
| 1F0-1F8          | Fixed Disk                                |
| 200-207          | Game I/O                                  |
| 278-27F          | Parallel Printer Port 2                   |
| 2F8-2FF          | Serial Port 2                             |
| 300-31F          | Prototype Card                            |
| 360-36F          | Reserved                                  |
| 378-37F          | Parallel Printer Port 1                   |
| 380-38F          | SDLC, bisynchronous 2                     |
| 3A0-3AF          | Bisynchronous 1                           |
| 3B0-3BF          | Monochrome Display and Printer<br>Adapter |
| 3C0-3CF          | Reserved                                  |
| 3D0-3DF          | Color Graphics Monitor Adapter            |
| 3F0-3F7          | Diskette Controller                       |
| 3F8-3FF          | Serial Port 1                             |

#### **SYSTEM TIMERS**

OCTEK DOVE-386 has three programmable timer/counters controlled by 82C206 and they are defined as channels 0 through 2 :

| Channel 0 | System Timer  |
|-----------|---------------|
| Gate 0    | Tied on       |
| Clk in 0  | 1.190 Mhz OSC |
| Clk out 0 | 8259 IRQ 0    |

| Channel 1 | Refresh Request<br>Generator |
|-----------|------------------------------|
| Gate 1    | Tied on                      |
| Clk in 1  | 1.190 Mhz OSC                |
| Clk out 1 | Request Refresh Cycle        |

| Channel 2 | Tone Generation of Speaker                 |
|-----------|--------------------------------------------|
| Gate 2    | Controlled by bit 0 of port hex 61 PPI bit |
| Clk in 2  | 1.190 Mhz OSC                              |
| Clk out 2 | Used to drive the speaker                  |

Note: Channel 1 is programmed to generate a 15-micro-second period signal.

The 8254 Timer/Counters are treated by system programs as an arrangement of four programmable external I/O ports. Three are treated as counters and the fourth is a control register for mode programming.

#### **SYSTEM INTERRUPTS**

Sixteen levels of system interrupts are provided on OCTEK DOVE-386. The following shows the interrupt-level assignments in decreasing priority.

| Level                                |                                  | Function                                                                                                                              |
|--------------------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| Microproce                           | ssor NM                          | I Parity or I/O Channel<br>Check                                                                                                      |
| Interrupt Controllers                |                                  |                                                                                                                                       |
| CTLR 1                               | CTLR 2                           | !                                                                                                                                     |
| IRQ0<br>IRQ1                         |                                  | Timer Output 0<br>Keyboard<br>(Output Buffer Full)                                                                                    |
| IRQ2                                 |                                  | Interrupt from CTLR 2                                                                                                                 |
|                                      | IRQ11<br>IRQ12<br>IRQ13<br>IRQ14 | Real-time Clock Interrupt Software Redirected to INT 0AH (IRQ2) Reserved Reserved Reserved Coprocessor Fixed Disk Controller Reserved |
| IRQ3<br>IRQ4<br>IRQ5<br>IRQ6<br>IRQ7 |                                  | Serial Port 2 Serial Port 1 Parallel Port 2 Diskette Controller Parallel Port 1                                                       |
|                                      |                                  |                                                                                                                                       |



# DIRECT MEMORY ACCESS (DMA)

OCTEK DOVE-386 supports seven DMA channels.

| Channel | Function                     |
|---------|------------------------------|
| 0       | Spare (8 bit transfer)       |
| 1       | SDLC (8 bit transfer)        |
| 2       | Floppy Disk (8 bit transfer) |
| 3       | Spare (8 bit transfer)       |
| 4       | Cascade for DMA Controller 1 |
| 5       | Spare (16 bit transfer)      |
| 6       | Spare (16 bit transfer)      |
| 7       | Spare (16 bit transfer)      |

The following shows the addresses for the page register.

| Page Register | I/O Address (HEX) |
|---------------|-------------------|
| DMA Channel 0 | 0087              |
| DMA Channel 1 | 0083              |
| DMA Channel 2 | 0081              |
| DMA Channel 3 | 0082              |
| DMA Channel 5 | 008B              |
| DMA Channel 6 | 0089              |
| DMA Channel 7 | 008A              |
| Refresh       | 008F              |

#### **REAL TIME CLOCK AND CMOS RAM**

Real time clock and CMOS RAM are contained on board. Real time clock provides the system date and time. CMOS RAM stores system information. Both are backed up by battery and will not lose information after power off. The following page shows the CMOS RAM Address Map.

#### **CMOS RAM ADDRESS MAP**

| Addresses | Description                                  |
|-----------|----------------------------------------------|
| 00-0D     | * Real-time clock information                |
| 0E        | * Diagnostic status byte                     |
| OF        | * Shutdown status byte                       |
| 10        | Diskette drive type byte<br>- drives A and B |
| 11        | Reserved                                     |
| 12        | Fixed disk type byte<br>- drives C and D     |
| 13        | Reserved                                     |
| 14        | Equipment byte                               |
| 15        | Low base memory byte                         |
| 16        | High base memory byte                        |
| 17        | Low expansion memory byte                    |
| 18        | High expansion memory byte                   |
| 19-2D     | Reserved                                     |
| 2E-2F     | 2-byte CMOS checksum                         |
| 30        | * Low expansion memory byte                  |
| 31        | * High expansion memory byte                 |
| 32        | * Date century byte                          |
| 33        | * Information flags<br>(set during power on) |
| 34-3F     | Reserved                                     |

## REAL TIME CLOCK INFORMATION

The following table describes real-time clock bytes and specifies their addresses.

| T                 | T                                                                                                                                                     |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Function          | Address                                                                                                                                               |
| Seconds           | 00                                                                                                                                                    |
| Second alarm      | 01                                                                                                                                                    |
| Minutes           | 02                                                                                                                                                    |
| Minute alarm      | 03                                                                                                                                                    |
| Hours             | 04                                                                                                                                                    |
| Hour alarm        | 05                                                                                                                                                    |
| Day of week       | 06                                                                                                                                                    |
| Date of month     | 07                                                                                                                                                    |
| Month             | 08                                                                                                                                                    |
| Year              | 09                                                                                                                                                    |
| Status Register A | 0A                                                                                                                                                    |
| Status Register B | 0B                                                                                                                                                    |
| Status Register C | 0C                                                                                                                                                    |
| Status Register D | 0D                                                                                                                                                    |
|                   | Seconds Second alarm Minutes Minute alarm Hours Hour alarm Day of week Date of month Month Year Status Register A Status Register B Status Register C |

#### **SYSTEM EXPANSION BUS**

OCTEK DOVE-386 provides eight 16-bit slots.

The I/O channel supports:

- \* I/O address space from hex 100 to hex 3FF
- \* Selection of data access (either 8 or 16 bit)
- \* 24 bit memory addresses (16MB)
- \* Interrupts
- \* DMA channels
- \* Memory refresh signal

The following figure shows the pin numbering for I/O channel connectors JA1 to JA7.

The following figure shows the pin numbering for I/O channel connectors JB1-JB6.

The following tables summarize pin assignments for the I/O channel connectors.

## I/O Channel (A-Side)

| Signal Name | I/O                                                                                                              |
|-------------|------------------------------------------------------------------------------------------------------------------|
| -I/O CH CK  | I                                                                                                                |
| SD7         | I/O                                                                                                              |
| SD6         | I/O                                                                                                              |
| SD5         | I/O                                                                                                              |
| SD4         | I/O                                                                                                              |
| SD3         | I/O                                                                                                              |
| SD2         | I/O                                                                                                              |
| SD1         | I/O                                                                                                              |
| SD0         | I/O                                                                                                              |
| -I/O CH RDY | Ι                                                                                                                |
| AEN         | 0                                                                                                                |
| SA19        | I/O                                                                                                              |
| SA18        | I/O                                                                                                              |
| SA17        | I/O                                                                                                              |
| SA16        | I/O                                                                                                              |
| SA15        | I/O                                                                                                              |
| SA14        | I/O                                                                                                              |
| SA13        | I/O                                                                                                              |
| SA12        | I/O                                                                                                              |
| SA11        | I/O                                                                                                              |
| SA10        | I/O                                                                                                              |
| SA9         | I/O                                                                                                              |
| SA8         | I/O                                                                                                              |
|             | -I/O CH CK SD7 SD6 SD5 SD4 SD3 SD2 SD1 SD0 -I/O CH RDY AEN SA19 SA18 SA17 SA16 SA15 SA14 SA13 SA12 SA11 SA10 SA9 |

| A24 | SA7 | I/O |
|-----|-----|-----|
| A25 | SA6 | I/O |
| A26 | SA5 | I/O |
| A27 | SA4 | I/O |
| A28 | SA3 | I/O |
| A29 | SA2 | I/O |
| A30 | SA1 | I/O |
| A31 | SA0 | I/O |

# I/O Channel (B-Side)

| I/O Pin | Signal Name | I/O    |
|---------|-------------|--------|
| B1      | GND         | Ground |
| B2      | RESET DRV   | 1      |
| В3      | +5 Vdc      | Power  |
| B4      | IRQ9        | 1      |
| B5      | -5 Vdc      | Power  |
| В6      | DRQ2        | I      |
| B7      | -12 Vdc     | Power  |
| B8      | 0WS         | I      |
| В9      | +12 Vdc     | Power  |
| B10     | GND         | Ground |
| B11     | -SMEMW      | 0      |
| B12     | -SMEMR      | 0      |
| B13     | -IOW        | I/O    |
| B14     | -IOR        | I/O    |
| B15     | -DACK3      | 1      |
| B16     | DRQ3        | 0      |
| B17     | -DACK1      | 1      |
| B18     | DRQ1        | 0      |
| B19     | -Refresh    | I/O    |
| B20     | CLK         | 0      |
| B21     | IRQ7        | I      |
| B22     | IRQ6        | I      |
| B23     | IRQ5        | 1      |
| B24     | IRQ4        | 1      |
| B25     | IRQ3        | 1      |

| B26 | -DACK2 | 0      |
|-----|--------|--------|
| B27 | T/C    | 0      |
| B28 | BALE   | 0      |
| B29 | +5 Vdc | Power  |
| B30 | OSC    | 0      |
| B31 | GND    | Ground |

# I/O Channel (C-Side)

| I/O Pin | Signal Name | I/O |
|---------|-------------|-----|
| C1      | SBHE        | I/O |
| C2      | LA23        | I/O |
| C3      | LA22        | I/O |
| C4      | LA21        | I/O |
| C5      | LA20        | I/O |
| C6      | LA19        | I/O |
| C7      | LA18        | I/O |
| C8      | LA17        | I/O |
| C9      | -MEMR       | I/O |
| C10     | -MEMW       | I/O |
| C11     | SD8         | I/O |
| C12     | SD9         | I/O |
| C13     | SD10        | I/O |
| C14     | SD11        | I/O |
| C15     | SD12        | I/O |
| C16     | SD13        | I/O |
| C17     | SD14        | I/O |
| C18     | SD15        | I/O |

## I/O Channel (D-Side)

| I/O Pin | Signal Name | I/O    |
|---------|-------------|--------|
| D1      | -MEM CS16   | I      |
| D2      | -I/O CS16   | I      |
| D3      | IRQ10       | I      |
| D4      | IRQ11       | I      |
| D5      | IRQ12       | I      |
| D6      | IRQ15       | I      |
| D7      | IRQ14       | I      |
| D8      | -DACK0      | 0      |
| D9      | DRQ0        | I      |
| D10     | -DACK5      | 0      |
| D11     | DRQ5        | I      |
| D12     | -DACK6      | 0      |
| D13     | DRQ6        | I      |
| D14     | -DACK7      | 0      |
| D15     | DRQ7        | I      |
| D16     | +5 Vdc      | Power  |
| D17     | -MASTER     | I      |
| D18     | GND         | Ground |

## THIS PAGE IS INTENTIONALLY LEFT BLANK

# Appendix A System BIOS

The system BIOS provides an interface for operating systems and applications to access hardware. It is fully compatible with standard AT BIOS and works in the network system. It also performs self-test after reset and includes a setup program to setup the system.

#### **SELF-TEST**

To ensure the computer hardware is functional, the system BIOS will carry out a self-test upon reset. The test is very intensive and covers all parts of hardware. It takes a while before some messages are shown on the screen. It does not mean that the system is not working when the screen is blank. So wait for a while after turning on the power and listen carefully to the speaker. Some errors are reported by a number of beep sounds. After completing the self-test, the BIOS will display some messages on the screen.

In case of serious errors, the BIOS will suspend the test. If the display is not initialized, the BIOS will report the error through a sequence of beep sounds. Otherwise, error message will be shown on the screen. These fatal errors are usually communicated through a series of audible beeps. The numbers on the fatal error list below correspond to the number of beeps for the corresponding error. All errors listed, with the exception of #8, are fatal errors.

| No. of Beeps | Error Message                                           |
|--------------|---------------------------------------------------------|
| 1            | DRAM Refresh Failure                                    |
| 2            | Base 64KB Memory Parity<br>Error                        |
| 3            | Base 64KB Memory Failure                                |
| 4            | System Time Failure                                     |
| 5            | Processor Error                                         |
| 6            | Keyboard Controller Gate<br>A20 Failure                 |
| 7            | Processor Exception<br>Interrupt Error                  |
| 8            | Display Memory Read /<br>Write Error (Video<br>Adapter) |
| 9            | ROM Checksum Error                                      |
| 10           | CMOS Shutdown Register<br>Read/Write Error              |

If no error is found during self-test, the system BIOS will proceed to boot from floppy disk or hard disk. The system BIOS will list the system configuration on the screen shown in next page.

System Configuration (C) Copyright 1985-1990, American Megatrends Inc.,

Main Processor : 80386 Base Memory Size : 640 KB Numeric Processor : Ext. Memory Size Hard Disk C: Type None 7424 KB 1.2 MB, 51/4" Floppy Drive A: 2 1.44MB, 3½" Floppy Drive B: Hard Disk D: Type None Display Type VGA or EGA Serial Port(s) None ROM-BIOS Date 04/30/90 Parallel Port(s) : 3BC



Do check the list to make sure that the configuration is correct. Sometimes, problems arise because of the incorrect information of the configuration. For example, if you forget to modify the setup after changing the floppy disk drive from one type to another, it can not boot from floppy disk or may not work properly. If you check the list, you can find the cause of the problem.

#### **SYSTEM SETUP**

The BIOS incorporates FIVE setup sections:

- (1) Standard CMOS Setup
- (2) Advanced CMOS Setup
- (3) Advanced Chipset Setup
- (4) Auto Configuration with BIOS Defaults
- (5) Hard Disk Utilities

It is important that all the setup procedures should be completed before operating the system. Otherwise, the system will not run properly with the incorrect setup information. Run the setup again if the configuration is changed.

To enter the setup section, press 'DEL' when the following message is shown during memory test:

#### Hit <DEL> if you want to run SETUP

Whenever the system BIOS finds that the configuration of the system is altered, error message will be shown and you may press 'F1' to run setup. Then the following messages are shown on the screen.

BIOS SETUP PROGRAM - AMI BIOS SETUP UTILITIES

<C> 1990 American Megatrends, Inc. All Rights Reserved

STANDARD CMOS SETUP

ADVANCED CMOS SETUP

ADVANCED CHIPSET SETUP

AUTO CONFIGURATION WITH BIOS DEFAULTS

HARD DISK UTILITY

WRITE TO CMOS AND EXIT

DO NOT WRITE TO CMOS AND EXIT

Configure system with Power On Default Values for Chipset and Advanced  ${\sf CMOS}$ 

## (1) CMOS SETUP

The memory size and the numeric processor are detected by the BIOS. So you are only required to set those options on the left side of the screen. The system configuration information are shown as follows:

CMOS SETUP (C) Copyright 1985-1990, American Megatrends Inc.,

| Date (mn/date/year)<br>Time (hour/min/sec)<br>Daylight Saving<br>Size | : 12 : 05 : 30                          | Е        |     | emor | ory siz<br>Ty size<br>Pad | : 7  | 40 KE<br>424 k<br>com L | Œ  | Sect |
|-----------------------------------------------------------------------|-----------------------------------------|----------|-----|------|---------------------------|------|-------------------------|----|------|
| Hard Disk C: type<br>Hard Disk D: type                                | : Not Installed<br>: Not Installed      |          |     |      |                           |      |                         |    |      |
| Floppy Drive A:                                                       | : 1.2 MB, 5 <sup>1</sup> / <sub>4</sub> |          |     |      |                           |      |                         |    |      |
| Floppy Drive B:<br>Primary Display                                    | : 1.44 MB, 3½<br>: VGA or EGA           | Sun      | Mon | Tue  | Wed                       | ThuF | ri S                    | at |      |
| Keyboard                                                              | : Installed                             | 1        | 2   | 3    | 4                         | 5    | 6                       | 7  |      |
|                                                                       |                                         | 8        | 9   | 10   | 11                        | 12   | 13                      | 14 |      |
|                                                                       |                                         | Ü        | ,   |      |                           |      | 13                      |    |      |
|                                                                       |                                         | 15       | 16  | 17   | 18                        | 19   | 20                      | 21 |      |
| Month : Jan, Feb,<br>Date : 01, 02, 0                                 |                                         | 22<br>31 | 23  | 24   | 25                        | 26   | 27                      | 28 |      |
| Year : 1901, 19                                                       | •                                       |          | 929 | 30   | 31                        | 1    | 2                       | 3  | 4    |
| ESC=Exit,↓→↑←=Selec                                                   | ct,PgUp/PgDn=Modify                     | 5        | 6   | 7    | 8                         | 9    | 10                      | 11 |      |



# **SYSTEM BIOS**

# OPTION 1 TIME AND DATE

Use PgUp and PgDn keys to change the value. The date and time cannot be entered directly. An calender is displayed on the lower right corner of the screen for your reference.

OPTION 2 DAYLIGHT SAVING DISABLED/ENABLED

OPTION 3 FIXED DISK DRIVE

There are 47 types of fixed disks supported by the BIOS. Consult your fixed disk manual to determine its correct type. The parameters such as cylinder number, head number, sector number and pre-compensation must match your fixed disk's parameters.

Use PgUp and PgDn keys to change the fixed disk type. If the type of your fixed disk is not included in the hard disk list, define a new type as type 47. Use left and right arrow keys to move between the parameter fields and enter the parameters. The parameters will be stored in the CMOS RAM and your fixed disk can be used afterwards. Each hard disk can be assigned a different type 47 hard disk. So two hard disks which are not included in the list can be used together in your system.

If the type of fixed disk is wrong, it takes a while before the BIOS can identify the error. After setting the fixed disk type, if the system halts after reboot, please wait for a while. It is most likely that the setting of fixed disk type is incorrect.

When you install a new hard disk, make sure whether it is already formatted. If not, the BIOS has to check for a while before reporting the hard disk error. In

fact, the error arises only because the hard disk is not formatted. If the hard disk is formatted, you can run DOS FDISK and DOS FORMAT.

Some fixed disks are specially handled and must be set to 'Not Installed'. Consult the fixed disk manual for details.

### OPTION 4 FLOPPY DISK DRIVE

Four types of floppy disk drives are supported:

- 1.  $5-\frac{1}{4}$  inch standard drive (360K)
- 2. 5-1/4 inch high-density drive (1.2M)
- 3. 3-½ inch standard drive (720K)
  4. 3-½ inch high-density drive (1.44M)

The system BIOS supports two floppy disk drives and they are recognized as drive A and B. Select the correct types. Otherwise the drives cannot work properly. If one of them is not installed, select 'Not Installed' for that drive.

The BIOS is able to detect the type of the drives automatically. But remember to check the settings before exit.

# OPTION 5 DISPLAY

Four types of display are supported:

- 1. CGA 80 column mode
- 2. CGA 40 column mode
- 3. EGA and VGA
- 4. Monochrome

If the type of display is incorrect, the BIOS will prompt you and ask you to set up again. But the BIOS is still able to display messages on the display attached to the system. Thus you can enter the setup program.

The jumper JP8 must be set according to this setting. Otherwise, the BIOS will report error after self-test.

OPTION 6 KEYBOARD

If a keyboard is attached to the system, select 'Installed'. The BIOS will test the keyboard during self-test.

# (2) ADVANCED CMOS SETUP

All the registers of the chipsets are set to default values by the system BIOS. Usually, there is no need to modify these registers unless the configuration is changed. Since improper settings of these registers may cause the system malfunction, check your settings carefully before exit.

In ADVANCED CMOS SETUP, the main menu is shown as below:

# BIOS SETUP PRGRAM - ADVANCED CMOS SETUP <C> 1990 American Megatrends Inc., All Rights Reserved

| Typematic Rate Pgrogamming Typematic Rate Delay (Msec) Typematic Rate (Chars/Sec) Extebded Memory Test Memory Test Tick Sound Memory Parity Error Check Hit <del> Message Display Wait for <f1> if Any Error Hard Disk Type 47 RAM Area Weitek Processor Numeric Processor System Boot Up Num Lock Floppy Drive Seek At Boot System Boot Up Sequence Cache memeory Video Rom Shadow C000,16K Video ROM shadow C400,16K Adapter ROM Shadow C800,16K</f1></del> | : Disabled : 250 : 10.0 : Disabled : Enabled : Enabled : Enabled : Enabled : O:300 : Absent : Disabled : On : Enabled : A;, C: : Enabled : Disabled : Disabled : Disabled | Adapter ROM Shadow CC00,16K: Disabled Adapter ROM Shadow D400,16K: Disabled Adapter ROM Shadow D400,16K: Disabled Adapter ROM Shadow D800,16K: Disabled Adapter ROM Shadow DC00,16K: Disabled Adapter ROM Shadow E000,16K: Disabled Adapter ROM Shadow E800,16K: Adapter ROM Shadow EC00,16K: Disabled Adapter ROM Shadow EC00,16K: Disabled System ROM Shadow F000,16K: Enabled | Enabled |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                  |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                  |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                  |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                  |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                  |         |

| SYSTEM BIOS |  |  |
|-------------|--|--|
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |

After changing the registers' settings, test your system first to make sure that the settings are correct. It is possible that your system becomes unstable and you need to setup the registers again.

In this section, you simply use the up and down arrow keys to move between options and press PgUp/PgDn to scroll bit value. After you finish the Setup, press `Esc' to return to main menu. The BIOS will set the registers accordingly.

A short description follows for each of the options on the Advanced CMOS Setup Screen. If any problem in some options, press the <F1> Help Key.

# Typematic Rate Programming:

By enabling this option, the user can adjust the rate at which a keystroke is repeated. The options "Typematic Rate Delay" and "Typematic Rate" affect this rate. When a key is pressed and held down, the character appears on the screen and after a delay set by the Typematic Rate Delay, it keeps on repeating at a rate set by the Typematic Rate Value. When two or more keys are pressed and held down simultaneously, only the last key pressed will be repeated at the typematic rate. This stops when the last key pressed is released, even if other keys are depressed.

# Extended Memory Test:

This feature, when enabled, will invoke the POST memory routines on the RAM above 1 MB (if present on the system). If disabled, the BIOS will only check the first 1 MB of RAM.

# Memory Test Tick Sound:

This option will enable (turn on) or disable (turn off) the "ticking" sound during the memory test.

# Memory Parity Error Check:

If the system board does not have parity RAM, the user may disable the memory parity error checking routines in the BIOS. The user should check with the manufacturer regarding the proper setting of this option.

# *Hit <DEL> Message Display :*

Disabling this option, will prevent the message:

# "Hit <DEL> if you want to run SETUP"

from appearing on the screen when the system boots-up.

*Wait for* <*F1*> *if Any Error* :

Before the system boots-up, the BIOS will execute the POST routines, a series of system diagnostic routines. If any of these tests fail, but a non-fatal error has occurred and the system can still function, the BIOS will respond with an appropriate error message followed by the following statement:

### "Press <F1> to continue."

If this option is disabled, any non-fatal error which occurs will not generate the above statement, but the BIOS will still display the appropriate error message. This will eliminate the need for any user response to a non-fatal error condition message.

# Hard Disk Type 47 Data Area:

The AMI BIOS SETUP features two user-definable hard disk types. Normally, the data for these disk types are stored at 0:300 in lower system RAM. If a problem occurs with other software, this data can be located at the upper limit of the DOS shell (640 KB). If the option is set to `DOS 1 KB,' the DOS Shell is shortened to 639 KB, the top KB is used for the hard disk storage.

# *Numeric/Weitek Processor(s):*

These options allow the user to mark the numeric processor (Intel 80x87 or compatible) or the Weitek numeric processor (WTL3167 or 4167) as present or absent.

# System Boot Up Num Lock:

The user may turn off the "num lock" option on his Enhanced Keyboard when the system is powered on. This will allow him to use the arrow keys on the numeric keypad instead of using the other set of arrow keys on the Enhanced Keyboard. The BIOS will default to turning the "num lock" on.

# Floppy Drive Seek At Boot:

The default for this option is "Enabled". If disabled, it allows a fast boot.

# System Boot Up Sequence:

The AMI BIOS will normally attempt to boot from floppy drive A: (if present), and if unsuccessful, it will attempt to boot from hard disk C:. This sequence can be switched using this option. If the option is set to "C:, A:," the system will attempt to boot from the hard drive C:, and then A:. If the option is set to "A:, C:," the sequence is reversed.

Cache memory:

The cache controller is incorportated in the chipset and can be enabled or disabled. If disabled, the performanace will be very low.

Video, Adapter and System ROM shadow:

There are two options of shadow RAM for video adapter, ten options of shadow RAM for add-on card and one for the system BIOS. For the option System ROM, the content of the system at F000H segment BIOS is copied to the on board memory. For the option Video ROM, the video ROM at C0000H segment or C4000H segment are copied to memory. If you install an add-on card which ROM BIOS is locate at one of the Adapter ROM shadow options, you may select corresponding option to shadow this ROM. If there is any problem after enabling the shadow memory on the add-on card, it recommends to enable the shadow RAM function for system BIOS only.

# (3) ADVANCE CHIPSET SETUP

In ADVANCED CHIPSET SET, the main screen shown as below:

# BIOS SETUP PRGRAM - ADVANCED CHIPSET SETUP <C> 1990 American Megatrends Inc., All Rights Reserved

Hidden Refresh : Enabled Slow Refresh : Disabled Singled ALE Enabled : NO Keyboard Reset Control Master Mode Byte Dwap AT Cycle Wait State : Enabled : Disabled : Disabled DRAM Read Wait State : 0W/S DRAM Write Wait State : 0W/S Cache Write W/S (See Help) : 0, 32Kx8 : Disabled Non-Cacheable block -1 size Non-Cacheable block -1 size Non-Cacheable block -1 base Non-Cacheable block -2 size Non-Cacheable block -2 base : 0KB : Disabled : 0KB : : No Cacheable RAM Address Range Video BIOS Area Cacheable 64MB

| SYSTEM BIOS |  |  |
|-------------|--|--|
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |
|             |  |  |

# Hidden Refresh:

If enabled, the refresh operation of main memory will not suspend the CPU operation and the overall performance is better.

# Slow Refresh:

If enabled, the period of the refresh is four times slower. But since some DRAM from various manufacturers can only work with the ordinary refresh period, consult your dealer whether this option may be enabled.

# Single ALE Enable:

During bus conversion in AT bus cycle, such as I/O operation to add-on cards, the system logic will generate multiple ALE signal for add-on cards to latch the address bus status. A few add-on cards may not work porperly with multiple ALE signals. In this case, select "YES" to solve the problem. Should you have any question, please contast your local dealer.

# Keyboard Reset Control:

When enabled, the system logic will generate reset control signal with a shorter and thus the switching between real mode and protected mode is faster. But some software may not work with this feature. So check your software carefully before enabling this feature.

# Master Byte Mode Swap:

An add-on card with bus master capability should handle the data swapping on 8-bit operation

correctly and this option need not be enabled normally. However, some bus masters add-on cards is not fully compatible with the ISA bus standard. By enabling this option, the system logic will instead perform the data swapping.

# At Cycle Wait State:

For the standard AT bus, it requires 1ws for 16 bit AT cycle and 4ws for 8 bit AT cycle. If you set it to "Enable", an extra wait state will be inserted to every operation to bus. It is useful when you find that some slow add-on cards are unable to work on DOVE-386. Normally, select "Disable" for maximun performance.

# DRAM Read/Write Wait state:

The number of wait state for memory read and write operations depends on the clock speed of CPU and the speed rating of the DRAM. The following table shows the recommended speed ratings. To ensure the stability of the system, select DRAM equivalent to or better than these ratings.

|           | Number of | Wait state |       |
|-----------|-----------|------------|-------|
| CPU speed | 0         | 1          | 2     |
| 33MHz     | 80ns      | 100ns      | 120ns |
| 40MHz     | 70ns      | 80ns       | 100ns |

Check carefully whether your DRAM is suitable for the number of wait states you want to select.

Improper setting can make the system unstable. Since the specification of DRAM from different

manufacturers may vary, you would better consult your local dealer for the detail information.

# Cache Write W/S:

This options sets the wait state for cache memory. Normally, set to 0 wait state for maximun performance. For 64KB cache size, select "0, 8KX8". For 256KB cache size, set it to "0, 32KX8".

Non-cacheable Block Size and Non-cacheable Block Base:

Two non-cacheable block, block-1 and block-2, can be defined. You need to specify the size and base address. The block size may be 64KB, 128KB, 256KB and 512KB. The base address is where the non-cacheable block will start in the main memory. Press 'PgDn' and 'PgUp' keys to change the address value to an approriate value.

# Cacheable RAM address range:

This option sets for the DRAM cacheable area. If you system install 4MB on board, Selecting cacheable RAM address range to 4MB.

# Video BIOS Area Cacheable:

The video BIOS occupies the location 768K (C0000 hexdecimal) and the size is 32KB. This option lets you set the address range to be non-cacheable easily without concerning about the base address and the size. The default is "Disable". If the Video BIOS area is cacheable, the performance of the video BIOS is better, but it is likely that the BIOS may be overwritten by other software.

# (4) AUTO CONFIGURATION WITH BIOS DEFUALTS

The Auto configuration with BIOS default is used for the user to setup the system in higher performance and operate in reliable setting. Once the Auto Configuration is applied, the user need not to configure the ADVANCED CMOS SETUP. The STANDARD CMOS SETUP will need to set those optoins after the Auto Configuration is used.

# (5) HARD DISK UTILITY

Hard Disk Diagnostics option is taken by pressing <Enter> at the Main Setup Menu, the screen is shown as below :

# $\,$ BIOS SETUP PROGRAM $\,$ - $\,$ HARD DISK UTILITY $\,$ <C> $\,$ 1990 American Megatrends Inc., All Rights Reserved

Cylin Head WPcom LZone Sect Size (MB) 1314 7 1314 1314 17 76

Hard Disk C:Type : 47 USER TYPE Hard Disk D:Type : Not Installed

Hard Disk Type can be changed from the STANDARD CMOS SETUP option in Main Menu

Hard Disk Format Auto Interleave Media Analysis

| i                                       |      |  |
|-----------------------------------------|------|--|
|                                         |      |  |
|                                         |      |  |
|                                         |      |  |
|                                         |      |  |
|                                         |      |  |
|                                         |      |  |
|                                         |      |  |
|                                         |      |  |
|                                         |      |  |
| i                                       |      |  |
|                                         |      |  |
|                                         |      |  |
|                                         | <br> |  |
|                                         | <br> |  |
|                                         |      |  |
|                                         |      |  |
|                                         |      |  |
|                                         |      |  |
|                                         |      |  |
|                                         |      |  |
|                                         |      |  |
|                                         |      |  |
| l e e e e e e e e e e e e e e e e e e e |      |  |

There are three options in the hard disk utility:

# Hard Disk Format:

performs a "low level" format of the hard drive(s). The user should check with the system or hard drive manufacturer to determine if this option should be taken.

### Auto Interleave:

determines the optimum interleave factor prior to the format of the hard drive(s).

# Media Analysis:

performs an analysis of each track of the hard drive to determine whether it is usable, the track is marked as "bad" so that data cannot be stored there in the future.

If you are installing a brand new hard disk (drive), the manufacturer of the hard drive usually provides a list of "bad tracks" with the hard drive. Your system documentation might also include the optimum interleave factor.

In this case, assuming that you have a list of bad tracks and know the interleave factor, it will not be necessary to take the auto interleave and media analysis options. Simply follow the instructions in the Hard Disk Format. If you have a bad track list but have not been provided with the optimum interleave factor, follow the instructions in the Auto Interleave Section.

If you are installing a used hard disk or reformatting an existing hard disk, perform the Media Analysis and then follow the instructions in the Auto

| SI | /57 | ΓFΙ | М | RI | $\cap$ | C |
|----|-----|-----|---|----|--------|---|
|    |     |     |   |    |        |   |

| Interleave section. | - |
|---------------------|---|
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |
|                     |   |

# BIOS SETUP PROGRAM - HARD DISK UTILITY <C> 1990 American Megatrends Inc,. All Rights Reserved

 
 Cylin
 Head
 WPcom
 LZone
 Sect
 Size (MB)

 1314
 7
 1314
 1314
 17
 76
 Hard Disk C:Type : 47 USER TYPE Hard Disk D:Type : Not Installed

Hard Disk Format

| Disk Drive (C/D)      | ? C  |
|-----------------------|------|
| Disk Drive Type       | ? 47 |
| Interleave (1-16)     | ? 3  |
| Mark Bad Tracks (Y/N) | ?    |
| Proceed (Y/N)         | ?    |

# SYSTEM BIOS

# **Option 1 Hard Disk Format Utility**

Using the Hard Disk Format option to integrate a new hard disk to the system, or to reformat a used hard disk which has developed some bad patches as a result of aging or poor handling. To find these bad patches o a used drive, you may select the Media Analysis option.

The value for Disk Drive is C for a C: Drive or D for a D: Drive. If two disk drives have been previously entered at the Standard CMOS Setup Scree, then the ID (C/D) will appear to the right of the question mark following the Disk Drive field. Choose which drive you wish to format by selecting the appropriate letter and pressing <ENTER>. If only one drive was selected at the Standard CMOS Setup Screen, the cursor will automatically be placed at the interleave prompt.

The Disk Drive Type is read from the CMOS. The

interleave factor can be selected manually, or can be determined with the Auto Interleave feature of the SETUP program.

The manufacturer of the hard drive usually provides a list of "bad tracks" with the hard drive. These tracks should be entered with this option, and they will then be marked as "bad" in order to prevent data from being stored there in the future.

The default for the Proceed prompt is <N> to prevent accidental formatting of the hard drive and subsequent loss of data. Once this prompt is changed to <Y> and the <ENTER> key pressed, andy data residing on the hard disk will be irrevocably lost.

# **Option 2 Auto Interleave Utility**

The Auto Interleave utility calculates the optimum interleave value through trial and error by measuring the transfer rate for four different interleave values. To determine the best interleave factor, the system will format a portion of the hard disk for each transfer rate calculated. The cylinders, heads and sectors formatted for each value will be displayed in the actively box on the screen.

# BIOS SETUP PROGRAM - HARD DISK UTILITY <C> 1990 American Megatrends Inc., All Rights Reserved

Cylin Head WPcom LZone Sect Size (MB) 1314 7 1314 1314 17 76 Hard Disk C:Type : 47 USER TYPE Hard Disk D:Type : Not Installed

Auto Interleave Bad Track %

| Disk Drive (C/D)      | ? C  | Ms. | Cyln. | Head |
|-----------------------|------|-----|-------|------|
| Disk Drive Type       | ? 47 |     |       |      |
| Mark Bad Tracks (Y/N) | ? N  |     |       |      |
| Proceed (Y/N)         | ?    |     |       |      |

| SYSTEM BIOS |      |      |  |
|-------------|------|------|--|
|             | <br> | <br> |  |
|             |      |      |  |
|             |      |      |  |
|             |      |      |  |
|             |      |      |  |
|             |      |      |  |
|             |      |      |  |
|             |      |      |  |

| Or | otion | 3 | Media | Analy | /sis | Utility |
|----|-------|---|-------|-------|------|---------|
|----|-------|---|-------|-------|------|---------|

The Media Analysis utility performs a series of tests to locate bad or damaged patches on the hard disk as a result of aging or poor handling. This utility locates all bad tracks on the hard disk and lists them in the Bad Track List Box. Since this test writes to all cylinders and heads on the hard disk to verify andy bad tacks, the test may require several minutes to complete. For best results, run this test in its entirely.

# $\,$ BIOS SETUP PROGRAM $\,$ - $\,$ HARD DISK UTILITY $\,$ <C> $\,$ 1990 American Megatrends Inc., All Rights Reserved

Cylin Head WPcom LZone Sect Size (MB) 1314 7 1314 1314 17 76

Hard Disk C:Type : 47 USER TYPE Hard Disk D:Type : Not Installed

Media Analysis

Disk Drive (C/D) Disk Drive Type Proceed (Y/N) ? C ? 47 ?

# SYSTEM BIOS

# THIS PAGE IS INTENTIONALLY LEFT BLANK

# Appendix B Memory Expansion Card

Memory expansion card contains bank 2 and bank 3 of memory. There are 8 SIMM modules on the card and total memory on this card is 8MB. Please refer to Chapter 3 for the configuration of the memory.

After installing the memory card, the system BIOS will determine the type of DRAM and the amount of total memory. There is no need to set any jumper. The system BIOS will prompt you to setup the memory size after re-boot.

However, you should make sure that the memory on the memory expansion board can be used reliably with the current setting of wait state. If there is any problem, increase the number of wait state.

There is a mounting plate on rear of the card. This mounting plate is used to keep the card on the slot firmly. Use a screw to fasten the card to the case.

# THIS PAGE IS INTENTIONALLY LEFT BLANK

# Appendix C Operation and Maintenance

# STATIC ELECTRICITY

When installing or removing any add-on card, DRAM module or coprocessor, you should discharge the static electricity on your body. Static electricity is dangerous to electronic device and can build-up on your body. When you touch the add-on card or motherboard, it is likely to damage the device. To discharge the static electricity, touch the metal of your computer. When handling the add-on card, don't contact the components on the cards or their "golden finger". Hold the cards by their edges.

# **KEEPING THE SYSTEM COOL**

The motherboard contains many high-speed components and they will generate heat during operation. Other add-on cards and hard disk drive can also produce a lot of heat. The temperature inside the computer system may be very high. In order to keep the system running stably, the temperature must be kept at a low level. A easy way to do this is to keep the cool air circulating inside the case. The power supply contains a fan to blow air out of the case. If you find that the temperature is still very high, it would be better to install another fan inside the case. Using a larger case is recommended if there are a number of add-on cards and disk drives in the system.

# **CLEANING THE "GOLDEN FINGER"**

Whenever inserting an add-on card to the motherboard, make sure that there is no dirt on the "golden finger" of the add-on card. If not, the contact between the "golden finger" and the slot may be poor and thus the add-on card may not work properly. Use a pencil eraser to clean the "golden finger" if dirt is found.

# **CLEANING THE MOTHERBOARD**

The computer system should be kept clean. Dust and dirt is harmful to electronic devices. To prevent dust from accumulating on the mother-board, installing all mounting plates on the rear of the case. Regularly examine your system, and if necessary, vacuum the interior of the system with a miniature vacuum.

# Appendix D Troubleshooting

# **POOR PERFORMANCE**

If the performance of the system becomes very poor after enabling cache memory, it is likely that the jumper setting for the cache memory is incorrect. Refer to CONFIGURATION OF CACHE MEMORY in the Chapter 3 for the description of the related jumper. Note that if U16 is not installed, there should be no jumper on JP3.

# **MAIN MEMORY ERROR**

After power up, the monitor remains blank, and there are beep sounds indicating a main memory failure. In this case, turn off the power and remove all SIMM modules. Carefully place the modules back to the sockets and make sure that all the modules are locked by the locking latches firmly.

In some other cases, the total memory found by the BIOS is different from the actual amount of memory on board. (Note that 128K bytes memory is reserved for the shadow RAM function and will not be counted by the BIOS). It is also a memory failure and you can follow the instruction above.

# **CACHE MEMORY FAILURE**

If the system hangs after memory test, it is likely that the cache memory has some problems. May be some of the SRAMs are damaged or the contact of the IC pins is poor. Try to press the SRAM to make sure that the SRAMs are inserted in the sockets, or examine the SRAM to see whether any pins are bent under or out. If the bent pins are found, remove the SRAM, straighten the pin and place the SRAM again. You may also check the BIOS setup of the cache configuration. If the cache controller is enabled, you should select chipset's cache controller. Otherwise, the system will fail.

# **IMPROPER SETTING OF WAIT STATE**

If the system hangs after memory test, another possible cause is the improper setting of the wait state for memory operation. The number of wait state must match the speed of the DRAM. Reset the CMOS RAM and set up the wait state. Try to increase the number of wait state.

# Appendix E System Board Layout

# Appendix F Memory Expansion Card Layout

# **DOVE 386 MOTHERBOARD**

# **Supplementary Note**

\_\_\_\_\_

The following option is added in the system board (revision 1.3) jumper setting (3-12).

80387 Co-processor Clock rate selection

The operation clock rate of the Co-processor depends on the clock rating of the 80387 or WEITEK-3167 chip used. The clock rate of Co-processor should match the clock rating of the Co-processor chip. Jumper JP11 is used to select the desire clock source for the Co-processor.

| JP11 |                    |
|------|--------------------|
| 1-2  | 40MHz Co-processor |
| 2-3  | 33MHz Co-processor |

ENG/SN/012