

# Intel<sup>®</sup> Core<sup>™</sup>2 Extreme Quad-Core Processor QX6800<sup>△</sup>

### **Datasheet**

— on 65 nm Process in the 775-land LGA Package supporting Intel $^{\it B}$  64 and Intel $^{\it B}$  Virtualization Technology $^{\it \pm}$ 

**April 2007** 

Document Number: 316852-001



INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. INTEL PRODUCTS ARE NOT INTENDED FOR USE IN MEDICAL, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The Intel® Core™2 Extreme quad-core processor QX6800 may contain design defects or errors known as errata which may cause the product to deviate from published specifications.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order.

Not all specified units of this processor support Thermal Monitor 2, Enhanced HALT State and Enhanced Intel SpeedStep® Technology. See the Processor Spec Finder at http://processorfinder.intel.com or contact your Intel representative for more information.

<sup>A</sup>Intel processor numbers are not a measure of performance. Processor numbers differentiate features within each processor family, not across different processor families. See http://www.intel.com/products/processor\_number for details. Over time processor numbers will increment based on changes in clock, speed, cache, FSB, or other features, and increments are not intended to represent proportional or quantitative increases in any particular feature. Current roadmap processor number progression is not necessarily representative of future roadmaps. See www.intel.com/products/processor\_number for details.

Intel<sup>®</sup> 64 requires a computer system with a processor, chipset, BIOS, operating system, device drivers, and applications enabled for Intel 64. Processor will not operate (including 32-bit operation) without an Intel 64-enabled BIOS. Performance will vary depending on your hardware and software configurations. See http://www.intel.com/technology/intel64/index.htm for more information including details on which processors support Intel 64, or consult with your system vendor for more information.

No computer system can provide absolute security under all conditions. Intel<sup>®</sup> Trusted Execution Technology (Intel<sup>®</sup> TXT) is a security technology under development by Intel and requires for operation a computer system with Intel<sup>®</sup> Virtualization Technology, a Intel Trusted Execution Technology-enabled Intel processor, chipset, BIOS, Authenticated Code Modules, and an Intel or other Intel Trusted Execution Technology compatible measured virtual machine monitor. In addition, Intel Trusted Execution Technology requires the system to contain a TPMv1.2 as defined by the Trusted Computing Group and specific software for some uses.

Enabling Execute Disable Bit functionality requires a PC with a processor with Execute Disable Bit capability and a supporting operating system. Check with your PC manufacturer on whether your system delivers Execute Disable Bit functionality.

\* Intel® Virtualization Technology requires a computer system with an enabled Intel® processor, BIOS, virtual machine monitor (VMM) and, for some uses, certain platform software enabled for it. Functionality, performance or other benefits will vary depending on hardware and software configurations and may require a BIOS update. Software applications may not be compatible with all operating systems. Please check with your application vendor.

Intel, Pentium, Itanium, Xeon, Intel SpeedStep, Intel Core, and the Intel logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © 2007 Intel Corporation.



# Contents

| 1        | Intro | oduction                                                      | 9  |
|----------|-------|---------------------------------------------------------------|----|
|          | 1.1   | Terminology                                                   |    |
|          |       | 1.1.1 Processor Packaging Terminology                         | 10 |
|          | 1.2   | References                                                    | 11 |
| 2        | Elec  | trical Specifications                                         | 13 |
|          | 2.1   | Power and Ground Lands                                        |    |
|          | 2.2   | Decoupling Guidelines                                         |    |
|          |       | 2.2.1 VCC Decoupling                                          |    |
|          |       | 2.2.2 VTT Decoupling                                          |    |
|          | 2.3   | Voltage Identification                                        |    |
|          | 2.4   | Reserved, Unused, and TESTHI Signals                          |    |
|          | 2.5   | Voltage and Current Specification                             |    |
|          |       | 2.5.1 Absolute Maximum and Minimum Ratings                    | 17 |
|          |       | 2.5.2 DC Voltage and Current Specification                    | 18 |
|          |       | 2.5.3 VCCOvershoot                                            | 20 |
|          |       | 2.5.4 Die Voltage Validation                                  | 21 |
|          | 2.6   | Signaling Specifications                                      |    |
|          |       | 2.6.1 FSB Signal Groups                                       |    |
|          |       | 2.6.2 CMOS and Open Drain Signals                             |    |
|          |       | 2.6.3 Processor DC Specifications                             |    |
|          |       | 2.6.3.1 GTL+ Front Side Bus Specifications                    |    |
|          | 2.7   | Clock Specifications                                          |    |
|          |       | 2.7.1 Front Side Bus Clock (BCLK[1:0]) and Processor Clocking |    |
|          |       | 2.7.2 FSB Frequency Select Signals (BSEL[2:0])                |    |
|          |       | 2.7.3 Phase Lock Loop (PLL) and Filter                        |    |
|          |       | 2.7.4 BCLK[1:0] Specifications                                |    |
|          | 2.8   | PECI DC Specifications                                        | 30 |
| 3        | Pack  | kage Mechanical Specifications                                |    |
|          | 3.1   | Package Mechanical Drawing                                    |    |
|          | 3.2   | Processor Component Keep-Out Zones                            |    |
|          | 3.3   | Package Loading Specifications                                | 35 |
|          | 3.4   | Package Handling Guidelines                                   |    |
|          | 3.5   | Package Insertion Specifications                              |    |
|          | 3.6   | Processor Mass Specification                                  |    |
|          | 3.7   | Processor Materials                                           |    |
|          | 3.8   | Processor Markings                                            |    |
|          | 3.9   | Processor Land Coordinates                                    | 37 |
| 4        | Lanc  | Listing and Signal Descriptions                               | 39 |
|          | 4.1   | Processor Land Assignments                                    |    |
|          | 4.2   | Alphabetical Signals Reference                                | 62 |
| 5        | Thor  | mal Specifications and Design Considerations                  | 71 |
| <b>5</b> | 5.1   | Processor Thermal Specifications                              |    |
|          | 5.1   | 5.1.1 Thermal Specifications                                  |    |
|          |       | ·                                                             |    |
|          | 5.2   | 5.1.2 Thermal Metrology                                       |    |
|          | J.Z   | 5.2.1 Thermal Monitor                                         |    |
|          |       | 5.2.2 Thermal Monitor 2                                       |    |
|          |       | 5.2.3 On-Demand Mode                                          |    |
|          |       | 5.2.4 PROCHOT# Signal                                         |    |
|          |       |                                                               | _  |



|   |      | 5.2.5   | THERMT     | RIP# Signal                                       | 78 |
|---|------|---------|------------|---------------------------------------------------|----|
|   | 5.3  | Platfor | m Environ  | ment Control Interface (PECI)                     | 79 |
|   |      | 5.3.1   |            | tion                                              |    |
|   |      |         | 5.3.1.1    |                                                   |    |
|   |      | 5.3.2   | PECI Spe   | ecifications                                      |    |
|   |      |         |            | PECI Device Address                               |    |
|   |      |         | 5.3.2.2    | PECI Command Support                              | 80 |
|   |      |         | 5.3.2.3    | PECI Fault Handling Requirements                  | 80 |
|   |      |         | 5.3.2.4    | PECI GetTemp0() and GetTemp1() Error Code Support | 80 |
| 6 | Feat | ures    |            |                                                   | 81 |
|   | 6.1  | Power   | -On Confic | guration Options                                  | 81 |
|   | 6.2  |         |            | d Low Power States                                |    |
|   |      | 6.2.1   |            | State                                             |    |
|   |      | 6.2.2   |            | d Extended HALT Powerdown States                  |    |
|   |      |         |            | HALT Powerdown State                              |    |
|   |      |         | 6.2.2.2    |                                                   |    |
|   |      | 6.2.3   | Stop Gra   | ant State                                         | 83 |
|   |      | 6.2.4   |            | d HALT Snoop or HALT Snoop State,                 |    |
|   |      |         | Stop Gra   | ant Snoop State                                   | 84 |
|   |      |         | 6.2.4.1    | HALT Snoop State, Stop Grant Snoop State          | 84 |
|   |      |         | 6.2.4.2    | Extended HALT Snoop State                         | 84 |
| 7 | Box  | ed Proc | essor Spe  | ecifications                                      | 85 |
| 8 | Deb  | ug Tool | s Specific | ations                                            | 87 |
|   | 8.1  |         |            | nterface (LAI)                                    |    |
|   |      | 8.1.1   | •          | cal Considerations                                |    |
|   |      | 8.1.2   |            | I Considerations                                  |    |
|   |      |         |            |                                                   |    |



| Figu  | res                                                      |    |
|-------|----------------------------------------------------------|----|
| 1     | V <sub>CC</sub> Static and Transient Tolerance           | 20 |
| 2     | V <sub>CC</sub> Overshoot Example Waveform               | 21 |
| 3     | Differential Clock Waveform                              | 28 |
| 4     | Differential Clock Crosspoint Specification              | 29 |
| 5     | Processor Package Assembly Sketch                        |    |
| 6     | Processor Package Drawing Sheet 1 of 3                   |    |
| 7     | Processor Package Drawing Sheet 2 of 3                   |    |
| 8     | Processor Package Drawing Sheet 3 of 3                   |    |
| 9     | Processor Top-Side Markings                              |    |
| 10    | Processor Land Coordinates and Quadrants, Top View       |    |
| 11    | land-out Diagram (Top View – Left Side)                  |    |
| 12    | land-out Diagram (Top View – Right Side)                 | 41 |
| 13    | Thermal Profile 130 W Processors                         |    |
| 14    | Case Temperature (TC) Measurement Location               |    |
| 15    | Thermal Monitor 2 Frequency and Voltage Ordering         |    |
| 16    | Conceptual Fan Control on PECI-Based Platforms           |    |
| 17    | Processor Low Power State Machine                        |    |
| Tabl  |                                                          |    |
| Table |                                                          |    |
| 1     | References                                               |    |
| 2     | Voltage Identification Definition                        |    |
| 3     | Absolute Maximum and Minimum Ratings                     |    |
| 4     | Voltage and Current Specifications                       |    |
| 5     | V <sub>CC</sub> Static and Transient Tolerance           |    |
| 6     | Vcc Overshoot Specifications                             |    |
| 7     | FSB Signal Groups                                        |    |
| 8     | Signal Characteristics                                   |    |
| 9     | Signal Reference Voltages                                |    |
| 10    | GTL+ Signal Group DC Specifications                      |    |
| 11    | Open Drain and TAP Output Signal Group DC Specifications |    |
| 12    | CMOS Signal Group DC Specifications                      |    |
| 13    | GTL+ Bus Voltage Definitions                             |    |
| 14    | Core Frequency to FSB Multiplier Configuration           |    |
| 15    | BSEL[2:0] Frequency Table for BCLK[1:0]                  | 27 |
| 16    | Front Side Bus Differential BCLK Specifications          |    |
| 17    | PECI DC Electrical Limits                                |    |
| 18    | Processor Loading Specifications                         |    |
| 19    | Package Handling Guidelines                              |    |
| 20    | Processor Materials                                      |    |
| 21    | Alphabetical Land Assignments                            |    |
| 22    | Numerical Land Assignment                                |    |
| 23    | Signal Description                                       |    |
| 24    | Processor Thermal Specifications                         |    |
| 25    | Thermal Profile 130 W Processors                         |    |
| 26    | GetTemp0() and GetTemp1() Error Codes                    |    |
| 27    | Power-On Configuration Option Signals                    | 81 |



# Intel<sup>®</sup> Core<sup>™</sup>2 Extreme Quad-Core Processor QX6800 Features

- · Available at 2.93 GHz
- Enhanced Intel Speedstep<sup>®</sup> Technology
- Supports Intel<sup>®</sup> 64
- Supports Intel<sup>®</sup> Virtualization Technology
- · Supports Execute Disable Bit capability
- Binary compatible with applications running on previous members of the Intel microprocessor line
- FSB frequency at 1066 MHz
- · Advance Dynamic Execution
- · Very deep out-of-order execution
- · Enhanced branch prediction

- Optimized for 32-bit applications running on advanced 32-bit operating systems
- · Four 32-KB Level 1 data caches
- · Two 4 MB Level 2 caches
- · Advanced Digital Media Boost
- Enhanced floating point and multimedia unit for enhanced video, audio, encryption, and 3D performance
- · Power Management capabilities
- · System Management mode
- Multiple low-power states
- 8-way cache associativity provides improved cache hit rate on load/store operations
- 775-land Package

The Intel Core™2 Extreme quad-core processor QX6800 delivers Intel's advanced, powerful processors for desktop PCs. The processor is designed to deliver performance across applications and usages where end-users can truly appreciate and experience the performance. These applications include Internet audio and streaming video, image processing, video content creation, speech, 3D, CAD, games, multimedia, and multitasking user environments.

Intel $^{(8)}$  64 $^{\circ}$  enables the processor to execute operating systems and applications written to take advantage of the Intel 64 architecture. The processor, supporting Enhanced Intel Speedstep $^{(8)}$  technology, allows tradeoffs to be made between performance and power consumption.

The Core<sup>™</sup>2 Extreme quad-core processor QX6800 also includes the Execute Disable Bit capability. This feature, combined with a supported operating system, allows memory to be marked as executable or non-executable.

The Core<sup>™</sup>2 Extreme quad-core processor QX6800 supports Intel<sup>®</sup> Virtualization Technology. Virtualization Technology provides silicon-based functionality that works together with compatible Virtual Machine Monitor (VMM) software to improve on software-only solutions.



# **Revision History**

| Revision<br>Number | Description     | Date       |
|--------------------|-----------------|------------|
| -001               | Initial release | April 2007 |

§ §





# 1 Introduction

The Intel<sup>®</sup> Core<sup>™</sup>2 Extreme quad-core processor QX6800 is a desktop quad core processor that combines the performance and power efficiencies of four low-power microarchitecture cores to enable a new level of multi-tasking, multi-media, and gaming experiences. The Intel<sup>®</sup> Core<sup>™</sup>2 Extreme quad-core processor QX6800 is a 64-bit processor that maintains compatibility with IA-32 software.

The processor uses Flip-Chip Land Grid Array (FC-LGA6) package technology, and plugs into a 775-land surface mount, Land Grid Array (LGA) socket, referred to as the LGA775 socket.

Note:

In this document the Intel  $^{\circledR}$  Core<sup>TM</sup>2 Extreme quad-core processor QX6800 will be referred to simply as "the processor."

The processor is a quad core processor, based on 65 nm process technology, that uses a 130 W thermal design power (TDP). The processor has a 1066 MHz front side bus (FSB) and two independent but shared 4 MB of L2 cache (2x4M). The processor supports all the existing Streaming SIMD Extensions 2 (SSE2) and Streaming SIMD Extensions 3 (SSE3). MNI are expected to improve multi-media performance as these new instructions are enabled in applications. The processor supports several Advanced Technologies: Execute Disable Bit, Intel<sup>®</sup> 64, and Intel<sup>®</sup> Virtualization Technology (VT).

The processor's front side bus (FSB) uses a split-transaction, deferred reply protocol like the Intel<sup>®</sup> Pentium<sup>®</sup> 4 processor. The FSB uses Source-Synchronous Transfer (SST) of address and data to improve performance by transferring data four times per bus clock (4X data transfer rate, as in AGP 4X). Along with the 4X data bus, the address bus can deliver addresses two times per bus clock and is referred to as a "double-clocked" or 2X address bus. Working together, the 4X data bus and 2X address bus provide a data bus bandwidth of up to 8.5 GB/s.

Supported platforms may need to be refreshed to ensure the correct voltage regulation (VRD11) and PECI support is enabled. Manufacturability is a high priority; hence, mechanical assembly may be completed from the top of the baseboard and should not require any special tooling.

The processor includes an address bus power-down capability that removes power from the address and data signals when the FSB is not in use. This feature is always enabled on the processor.

# 1.1 Terminology

A '#' symbol after a signal name refers to an active low signal, indicating a signal is in the active state when driven to a low level. For example, when RESET# is low, a reset has been requested. Conversely, when NMI is high, a nonmaskable interrupt has occurred. In the case of signals where the name does not imply an active state but describes part of a binary sequence (such as address or data), the '#' symbol implies that the signal is inverted. For example, D[3:0] = 'HLHL' refers to a hex 'A', and D[3:0]# = 'LHLH' also refers to a hex 'A' (H= High logic level, L= Low logic level).

"Front Side Bus" refers to the interface between the processor and system core logic (a.k.a. the chipset components). The FSB is a multiprocessing interface to processors, memory, and I/O.



# 1.1.1 Processor Packaging Terminology

Commonly used terms are explained here for clarification:

- Intel<sup>®</sup> Core™2 Extreme quad-core processor QX6800 Quad core processor in the FC-LGA6 package with a 2x4 MB L2 cache.
- **Processor** For this document, the term processor is the generic form of the Intel<sup>®</sup> Core<sup>™</sup>2 Extreme quad-core processor QX6800. The processor is a single package that contains one or more execution units.
- Keep-out zone The area on or near the processor that system design can not utilize.
- **Processor core** Processor core die with integrated L2 cache.
- LGA775 socket The processor mates with the system board through a surface mount, 775-land, LGA socket.
- Integrated heat spreader (IHS) —A component of the processor package used to enhance the thermal performance of the package. Component thermal solutions interface with the processor at the IHS surface.
- Retention mechanism (RM) Since the LGA775 socket does not include any
  mechanical features for heatsink attach, a retention mechanism is required.
  Component thermal solutions should attach to the processor via a retention
  mechanism that is independent of the socket.
- FSB (Front Side Bus) The electrical interface that connects the processor to the chipset. Also referred to as the processor system bus or the system bus. All memory and I/O transactions as well as interrupt messages pass between the processor and chipset over the FSB.
- Storage conditions Refers to a non-operational state. The processor may be installed in a platform, in a tray, or loose. Processors may be sealed in packaging or exposed to free air. Under these conditions, processor lands should not be connected to any supply voltages, have any I/Os biased, or receive any clocks. Upon exposure to "free air" (i.e., unsealed packaging or a device removed from packaging material) the processor must be handled in accordance with moisture sensitivity labeling (MSL) as indicated on the packaging material.
- Functional operation Refers to normal operating conditions in which all processor specifications, including DC, AC, system bus, signal quality, mechanical and thermal are satisfied.
- Execute Disable Bit The Execute Disable bit allows memory to be marked as executable or non-executable, when combined with a supporting operating system. If code attempts to run in non-executable memory the processor raises an error to the operating system. This feature can prevent some classes of viruses or worms that exploit buffer over run vulnerabilities and can thus help improve the overall security of the system. See the Intel® Architecture Software Developer's Manual for more detailed information.
- Intel® 64 An enhancement to Intel's IA-32 architecture, allowing the processor to execute operating systems and applications written to take advantage of the Intel 64. Further details on Intel 64 and programming model can be found in the Intel Extended Memory 64 Technology Software Developer Guide at http://developer.intel.com/technology/64bitextensions/.
- Enhanced Intel Technology SpeedStep® Technology Enhanced Intel Technology SpeedStep® Technology allows trade-offs to be made between performance and power consumptions, based on processor utilization. This may lower average power consumption (in conjunction with OS support).
- Intel<sup>®</sup> Virtualization Technology (Intel<sup>®</sup> VT) Intel Virtualization Technology provides silicon-based functionality that works together with compatible Virtual Machine Monitor (VMM) software to improve upon software-only solutions. Because



this virtualization hardware provides a new architecture upon which the operating system can run directly, it removes the need for binary translation. Thus, it helps eliminate associated performance overhead and vastly simplifies the design of the VMM, in turn allowing VMMs to be written to common standards and to be more robust. See the Intel® Virtualization Technology Specification for the IA-32 Intel® Architecture for more details.

# 1.2 References

Material and concepts available in the following documents may be beneficial when reading this document.

### Table 1. References

| Document                                                                                                  | Location                                                      |  |
|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--|
| Intel <sup>®</sup> Core™2 Extreme Quad-Core Processor QX6800 TMDG                                         | http://intel.com/design/<br>processor/designex/<br>316854.htm |  |
| Voltage Regulator-Down (VRD) 11.0 Processor Power Delivery<br>Design Guidelines For Desktop LGA775 Socket | http://intel.com/design/<br>processor/applnots/<br>313214.htm |  |
| LGA775 Socket Mechanical Design Guide                                                                     | http://intel.com/design/<br>Pentium4/guides/<br>302666.htm    |  |
| Intel <sup>®</sup> 64 and IA-32 Intel Architecture Software Developer's Manual                            |                                                               |  |
| Volume 1: Basic Architecture                                                                              | http://intel.com/products/                                    |  |
| Volume 2A: Instruction Set Reference, A-M                                                                 | processor/manuals/                                            |  |
| Volume 2B: Instruction Set Reference, N-Z                                                                 | index.htm                                                     |  |
| Volume 3A: System Programming Guide                                                                       |                                                               |  |
| Volume 3B: System Programming Guide                                                                       | 1                                                             |  |

§ §





# 2 Electrical Specifications

This chapter describes the electrical characteristics of the processor interfaces and signals. DC electrical characteristics are provided.

## 2.1 Power and Ground Lands

The processor has VCC (power), VTT and VSS (ground) inputs for on-chip power distribution. All power lands must be connected to  $V_{CC}$ , while all VSS lands must be connected to a system ground plane. The processor  $V_{CC}$  lands must be supplied the voltage determined by the **V**oltage **I D**entification (VID) lands.

The signals are denoted as  $V_{TT}$ , which provide termination for the front side bus and power to the I/O buffers. A separate supply must be implemented for these lands, that meets the  $V_{TT}$  specifications outlined in Table 4.

# 2.2 Decoupling Guidelines

Due to its large number of transistors and high internal clock speeds, the processor is capable of generating large current swings. This may cause voltages on power planes to sag below their minimum specified values if bulk decoupling is not adequate. Larger bulk storage ( $C_{\text{BULK}}$ ), such as electrolytic or aluminum-polymer capacitors, supply current during longer lasting changes in current demand by the component, such as coming out of an idle condition. Similarly, they act as a storage well for current when entering an idle condition from a running condition. The motherboard must be designed to ensure that the voltage provided to the processor remains within the specifications listed in Table 4. Failure to do so can result in timing violations or reduced lifetime of the component.

# 2.2.1 V<sub>CC</sub> Decoupling

V<sub>CC</sub> regulator solutions need to provide sufficient decoupling capacitance to satisfy the processor voltage specifications. This includes bulk capacitance with low effective series resistance (ESR) to keep the voltage rail within specifications during large swings in load current. In addition, ceramic decoupling capacitors are required to filter high frequency content generated by the front side bus and processor activity. Consult the *Voltage Regulator-Down (VRD) 11.0 Processor Power Delivery Design Guidelines For Desktop LGA775 Socket.* 

# 2.2.2 V<sub>TT</sub> Decoupling

Decoupling must be provided on the motherboard. Decoupling solutions must be sized to meet the expected load. To insure compliance with the specifications, various factors associated with the power delivery solution must be considered including regulator type, power plane and trace sizing, and component placement. A conservative decoupling solution would consist of a combination of low ESR bulk capacitors and high frequency ceramic capacitors. FSB Decoupling

The processor integrates signal termination on the die. In addition, some of the high frequency capacitance required for the FSB is included on the processor package. However, additional high frequency capacitance must be added to the motherboard to properly decouple the return currents from the front side bus. Bulk decoupling must also be provided by the motherboard for proper [A]GTL+ bus operation.



# 2.3 Voltage Identification

The Voltage Identification (VID) specification for the processor is defined by the *Voltage Regulator-Down (VRD) 11.0 Processor Power Delivery Design Guidelines For Desktop LGA775 Socket.* The voltage set by the VID signals is the reference VR output voltage to be delivered to the processor  $V_{CC}$  pins (see Chapter 2.5.3 for  $V_{CC}$  overshoot specifications). Refer to Table 12 for the DC specifications for these signals. Voltages for each processor frequency is provided in Table 4.

Individual processor VID values may be calibrated during manufacturing such that two devices at the same core speed may have different default VID settings. This is reflected by the VID Range values provided in Table 4. Refer to the In tel®  $Core^{TM}2$  Extreme quad-core Processor  $QX6000^{\Delta}$  Sequence and Intel®  $Core^{TM}2$  Quad Processor  $Q6000^{\Delta}$  Sequence Specification Update for further details on specific valid core frequency and VID values of the processor. Note that this differs from the VID employed by the processor during a power management event (Thermal Monitor 2, Enhanced Intel SpeedStep® Technology, or Extended HALT State).

The processor uses the voltage identification signals, VID[7:0], to support automatic selection of power supply voltages. Table 2 specifies the voltage level corresponding to the state of VID[7:0]. A '1' in this table refers to a high voltage level and a '0' refers to a low voltage level. If the processor socket is empty (VID[7:0] = 11111111), or the voltage regulation circuit cannot supply the voltage that is requested, it must disable itself. The *Voltage Regulator-Down (VRD) 11.0 Processor Power Delivery Design Guidelines For Desktop LGA775 Socket* defines VID [7:0], VID7 and VID0 are not used on the processor; VID0 and VID7 are strapped to  $V_{SS}$  on the processor package. VID0 and VID7 must be connected to the VR controller for compatibility with future processors.

The processor provides the ability to operate while transitioning to an adjacent VID and its associated processor core voltage ( $V_{CC}$ ). This will represent a DC shift in the load line. It should be noted that a low-to-high or high-to-low voltage state change may result in as many VID transitions as necessary to reach the target core voltage. Transitions above the specified VID are not permitted. Table 4 includes VID step sizes and DC shift ranges. Minimum and maximum voltages must be maintained as shown in Table 5 and Figure 1as measured across the VCC\_SENSE and VSS\_SENSE lands.

The VRM or VRD used must be capable of regulating its output to the value defined by the new VID. DC specifications for dynamic VID transitions are included in Table 4 and Table 5. Refer to the *Voltage Regulator-Down (VRD) 11.0 Processor Power Delivery Design Guidelines For Desktop LGA775 Socket* for further details.



Table 2. Voltage Identification Definition

| VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | V <sub>CC_MAX</sub> |
|------|------|------|------|------|------|---------------------|
| 1    | 1    | 1    | 1    | 0    | 1    | 0.8500              |
| 1    | 1    | 1    | 1    | 0    | 0    | 0.8625              |
| 1    | 1    | 1    | 0    | 1    | 1    | 0.8750              |
| 1    | 1    | 1    | 0    | 1    | 0    | 0.8875              |
| 1    | 1    | 1    | 0    | 0    | 1    | 0.9000              |
| 1    | 1    | 1    | 0    | 0    | 0    | 0.9125              |
| 1    | 1    | 0    | 1    | 1    | 1    | 0.9250              |
| 1    | 1    | 0    | 1    | 1    | 0    | 0.9375              |
| 1    | 1    | 0    | 1    | 0    | 1    | 0.9500              |
| 1    | 1    | 0    | 1    | 0    | 0    | 0.9625              |
| 1    | 1    | 0    | 0    | 1    | 1    | 0.9750              |
| 1    | 1    | 0    | 0    | 1    | 0    | 0.9875              |
| 1    | 1    | 0    | 0    | 0    | 1    | 1.0000              |
| 1    | 1    | 0    | 0    | 0    | 0    | 1.0125              |
| 1    | 0    | 1    | 1    | 1    | 1    | 1.0250              |
| 1    | 0    | 1    | 1    | 1    | 0    | 1.0375              |
| 1    | 0    | 1    | 1    | 0    | 1    | 1.0500              |
| 1    | 0    | 1    | 1    | 0    | 0    | 1.0625              |
| 1    | 0    | 1    | 0    | 1    | 1    | 1.0750              |
| 1    | 0    | 1    | 0    | 1    | 0    | 1.0875              |
| 1    | 0    | 1    | 0    | 0    | 1    | 1.1000              |
| 1    | 0    | 1    | 0    | 0    | 0    | 1.1125              |
| 1    | 0    | 0    | 1    | 1    | 1    | 1.1250              |
| 1    | 0    | 0    | 1    | 1    | 0    | 1.1375              |
| 1    | 0    | 0    | 1    | 0    | 1    | 1.1500              |
| 1    | 0    | 0    | 1    | 0    | 0    | 1.1625              |
| 1    | 0    | 0    | 0    | 1    | 1    | 1.1750              |
| 1    | 0    | 0    | 0    | 1    | 0    | 1.1875              |
| 1    | 0    | 0    | 0    | 0    | 1    | 1.2000              |
| 1    | 0    | 0    | 0    | 0    | 0    | 1.2125              |
| 0    | 1    | 1    | 1    | 1    | 1    | 1.2250              |

|      | I    |      | I    |      | I    |                     |
|------|------|------|------|------|------|---------------------|
| VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | V <sub>CC_MAX</sub> |
| 0    | 1    | 1    | 1    | 1    | 0    | 1.2375              |
| 0    | 1    | 1    | 1    | 0    | 1    | 1.2500              |
| 0    | 1    | 1    | 1    | 0    | 0    | 1.2625              |
| 0    | 1    | 1    | 0    | 1    | 1    | 1.2750              |
| 0    | 1    | 1    | 0    | 1    | 0    | 1.2875              |
| 0    | 1    | 1    | 0    | 0    | 1    | 1.3000              |
| 0    | 1    | 1    | 0    | 0    | 0    | 1.3125              |
| 0    | 1    | 0    | 1    | 1    | 1    | 1.3250              |
| 0    | 1    | 0    | 1    | 1    | 0    | 1.3375              |
| 0    | 1    | 0    | 1    | 0    | 1    | 1.3500              |
| 0    | 1    | 0    | 1    | 0    | 0    | 1.3625              |
| 0    | 1    | 0    | 0    | 1    | 1    | 1.3750              |
| 0    | 1    | 0    | 0    | 1    | 0    | 1.3875              |
| 0    | 1    | 0    | 0    | 0    | 1    | 1.4000              |
| 0    | 1    | 0    | 0    | 0    | 0    | 1.4125              |
| 0    | 0    | 1    | 1    | 1    | 1    | 1.4250              |
| 0    | 0    | 1    | 1    | 1    | 0    | 1.4375              |
| 0    | 0    | 1    | 1    | 0    | 1    | 1.4500              |
| 0    | 0    | 1    | 1    | 0    | 0    | 1.4625              |
| 0    | 0    | 1    | 0    | 1    | 1    | 1.4750              |
| 0    | 0    | 1    | 0    | 1    | 0    | 1.4875              |
| 0    | 0    | 1    | 0    | 0    | 1    | 1.5000              |
| 0    | 0    | 1    | 0    | 0    | 0    | 1.5125              |
| 0    | 0    | 0    | 1    | 1    | 1    | 1.5250              |
| 0    | 0    | 0    | 1    | 1    | 0    | 1.5375              |
| 0    | 0    | 0    | 1    | 0    | 1    | 1.5500              |
| 0    | 0    | 0    | 1    | 0    | 0    | 1.5625              |
| 0    | 0    | 0    | 0    | 1    | 1    | 1.5750              |
| 0    | 0    | 0    | 0    | 1    | 0    | 1.5875              |
| 0    | 0    | 0    | 0    | 0    | 1    | 1.6000              |
| 0    | 0    | 0    | 0    | 0    | 0    | OFF                 |



# 2.4 Reserved, Unused, and TESTHI Signals

All RESERVED lands must remain unconnected. Connection of these lands to  $V_{CC}$ ,  $V_{SS}$ ,  $V_{TT}$ , or to any other signal (including each other) can result in component malfunction or incompatibility with future processors. See Chapter 4 for a land listing of the processor and the location of all RESERVED lands.

In a system level design, on-die termination has been included by the processor to allow signals to be terminated within the processor silicon. Most unused GTL+ inputs should be left as no connects as GTL+ termination is provided on the processor silicon. However, see Table 7 for details on GTL+ signals that do not include on-die termination.

Unused active high inputs, should be connected through a resistor to ground ( $V_{SS}$ ). Unused outputs can be left unconnected, however this may interfere with some TAP functions, complicate debug probing, and prevent boundary scan testing. A resistor must be used when tying bidirectional signals to power or ground. When tying any signal to power or ground, a resistor will also allow for system testability. Resistor values should be within  $\pm$  20% of the impedance of the motherboard trace for front side bus signals. For unused GTL+ input or I/O signals, use pull-up resistors of the same value as the on-die termination resistors (RTT). For details see Table 13.

TAP and CMOS signals do not include on-die termination. Inputs and utilized outputs must be terminated on the motherboard. Unused outputs may be terminated on the motherboard or left unconnected. Note that leaving unused outputs unterminated may interfere with some TAP functions, complicate debug probing, and prevent boundary scan testing.

All TESTHI[13,11:10,7:0] lands should be individually connected to  $V_{TT}$  via a pull-up resistor which matches the nominal trace impedance.

The TESTHI signals may use individual pull-up resistors or be grouped together as detailed below. A matched resistor must be used for each group:

- TESTHI[1:0]
- TESTHI[7:2]
- TESTHI10 cannot be grouped with other TESTHI signals
- TESTHI11 cannot be grouped with other TESTHI signals
- TESTHI13 cannot be grouped with other TESTHI signals

However, use of boundary scan test will not be functional if these lands are connected together. For optimum noise margin, all pull-up resistor values used for TESTHI[13,11:10,7:0] lands should have a resistance value within  $\pm$  20% of the impedance of the board transmission line traces. For example, if the nominal trace impedance is 50  $\Omega$  then a value between 40  $\Omega$  and 60  $\Omega$  should be used.



# 2.5 Voltage and Current Specification

# 2.5.1 Absolute Maximum and Minimum Ratings

Table 3 specifies absolute maximum and minimum ratings only and lie outside the functional limits of the processor. Within functional operation limits, functionality and long-term reliability can be expected.

At conditions outside functional operation condition limits, but within absolute maximum and minimum ratings, neither functionality nor long-term reliability can be expected. If a device is returned to conditions within functional operation limits after having been subjected to conditions outside these limits, but within the absolute maximum and minimum ratings, the device may be functional, but with its lifetime degraded depending on exposure to conditions exceeding the functional operation condition limits.

At conditions exceeding absolute maximum and minimum ratings, neither functionality nor long-term reliability can be expected. Moreover, if a device is subjected to these conditions for any length of time then, when returned to conditions within the functional operating condition limits, it will either not function, or its reliability will be severely degraded.

Although the processor contains protective circuitry to resist damage from static electric discharge, precautions should always be taken to avoid high static voltages or electric fields.

### Table 3. Absolute Maximum and Minimum Ratings

| Symbol               | Parameter                                               | Min              | Max              | Unit | Notes <sup>1, 2</sup> |
|----------------------|---------------------------------------------------------|------------------|------------------|------|-----------------------|
| V <sub>CC</sub>      | Core voltage with respect to V <sub>SS</sub>            | -0.3             | 1.55             | V    | -                     |
| V <sub>TT</sub>      | FSB termination voltage with respect to V <sub>SS</sub> | -0.3             | 1.55             | V    | -                     |
| T <sub>C</sub>       | Processor case temperature                              | See<br>Chapter 5 | See<br>Chapter 5 | °C   | -                     |
| T <sub>STORAGE</sub> | Processor storage temperature                           | -40              | 85               | °C   | 3, 4, 5               |

### NOTES:

- For functional operation, all processor electrical, signal quality, mechanical and thermal specifications must be satisfied.
- Excessive overshoot or undershoot on any signal will likely result in permanent damage to the processor.
- Storage temperature is applicable to storage conditions only. In this scenario, the
  processor must not receive a clock, and no lands can be connected to a voltage bias.
  Storage within these limits will not affect the long-term reliability of the device. For
  functional operation, refer to the processor case temperature specifications.
- 4. This rating applies to the processor and does not include any tray or packaging.
- 5. Failure to adhere to this specification can affect the long term reliability of the processor.



#### 2.5.2 DC Voltage and Current Specification

Table 4. **Voltage and Current Specifications** 

| Symbol                                                  | Para                                                                                                   | Min                 | Тур   | Max      | Unit            | Notes <sup>1, 2</sup> |         |
|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------|---------------------|-------|----------|-----------------|-----------------------|---------|
| VID Range                                               | VID                                                                                                    |                     |       | _        | 1.5             | V                     | 3       |
| V <sub>CC</sub>                                         | Processor number QX6800                                                                                | 2.93 GHz            | Refer | to Table |                 | V                     | 4, 5, 6 |
| V <sub>CC_BOOT</sub>                                    | Default V <sub>CC</sub> voltage f                                                                      | or initial power up | _     | 1.10     | _               | V                     |         |
| V <sub>CCPLL</sub>                                      | PLL V <sub>CC</sub>                                                                                    |                     | - 5%  | 1.50     | + 5%            |                       |         |
| I <sub>cc</sub>                                         | Processor number QX6800                                                                                | 2.93 GHz            | _     | _        | 155             | А                     | 7       |
| I <sub>TCC</sub>                                        | I <sub>CC</sub> TCC active                                                                             |                     | _     | _        | I <sub>CC</sub> | Α                     | 8       |
| V <sub>TT</sub>                                         | FSB termination volta<br>(DC + AC specification                                                        | •                   | 1.14  | 1.20     | 1.26            | V                     | 9, 10   |
| VTT_OUT_LEFT<br>and<br>VTT_OUT_RIGHT<br>I <sub>CC</sub> | DC Current that may VTT_OUT_LEFT and \                                                                 | _                   | _     | 580      | mA              |                       |         |
| I <sub>TT</sub>                                         | $I_{CC}$ for $V_{TT}$ supply before $V_{CC}$ stable $I_{CC}$ for $V_{TT}$ supply after $V_{CC}$ stable |                     | _     | _        | 8.0<br>7.0      | А                     | 11      |
| I <sub>CC_VCCPLL</sub>                                  | I <sub>CC</sub> for PLL land                                                                           | _                   | _     | 130      | mA              |                       |         |
| I <sub>CC_GTLREF</sub>                                  | I <sub>CC</sub> for GTLREF                                                                             |                     | _     |          | 200             | μА                    |         |

### NOTES:

- 1. Unless otherwise noted, all specifications in this table are based on estimates and simulations or empirical data. These specifications will be updated with characterized data from silicon measurements at a later date.
- Adherence to the voltage specifications for the processor are required to ensure reliable processor operation.
   Each processor is programmed with a maximum valid voltage identification value (VID), which is set at manufacturing and can not be altered. Individual maximum VID values are calibrated during manufacturing such
- manufacturing and can not be altered. Individual maximum VID values are calibrated during manufacturing such that two processors at the same frequency may have different settings within the VID range. Note this differs from the VID employed by the processor during a power management event (Thermal Monitor 2, Enhanced Intel SpeedStep® Technology, or Extended HALT State).
  4. These voltages are targets only. A variable voltage source should exist on systems in the event that a different voltage is required. See Section 2.3 and Table 2 for more information.
  5. The voltage specification requirements are measured across VCC\_SENSE and VSS\_SENSE lands at the socket with a 100 MHz bandwidth oscilloscope, 1.5 pF maximum probe capacitance, and 1 MΩ minimum impedance. The maximum length of ground wire on the probe should be less than 5 mm. Ensure external noise from the system is not coupled into the oscilloscope probe.
  6. Refer to Table 5 and Figure 1 for the minimum, typical, and maximum V<sub>CC</sub> allowed for a given current. The processor should not be subjected to any V<sub>CC</sub> and I<sub>CC</sub> combination wherein V<sub>CC</sub> exceeds V<sub>CC\_MAX</sub> for a given current.
- current.
- $I_{CC\ MAX}$  specification is based on the  $V_{CC\ MAX}$  loadline. Refer to Figure 1 for details. The maximum instantaneous current the processor will draw while the thermal control circuit is active (as indicated by the assertion of PROCHOT#) is the same as the maximum  $I_{CC}$  for the processor.
- $V_{TT}$  must be provided via a separate voltage source and not be connected to  $V_{CC}$ . This specification is measured at the land.
- 10. Baseboard bandwidth is limited to 20 MHz.
- 11. This is maximum total current drawn from V<sub>TT</sub> plane by only the processor. This specification does not include the current coming from R<sub>TT</sub> (through the signal line). Refer to the *Voltage Regulator-Down (VRD) 11.0 Processor Power Delivery Design Guidelines For Desktop LGA775 Socket* to determine the total I<sub>TT</sub> drawn by the system. This parameter is based on design characterization and is not tested.



Table 5. **V<sub>CC</sub> Static and Transient Tolerance** 

|                     | Voltage Deviation from VID Setting (V) <sup>1, 2, 3, 4</sup> |                                 |                            |  |  |  |
|---------------------|--------------------------------------------------------------|---------------------------------|----------------------------|--|--|--|
| I <sub>CC</sub> (A) | Maximum Voltage<br>1.30 mΩ                                   | Typical Voltage 1.38 m $\Omega$ | Minimum Voltage<br>1.45 mΩ |  |  |  |
| 0                   | 0.000                                                        | -0.019                          | -0.038                     |  |  |  |
| 5                   | -0.007                                                       | -0.026                          | -0.045                     |  |  |  |
| 10                  | -0.013                                                       | -0.033                          | -0.053                     |  |  |  |
| 15                  | -0.020                                                       | -0.040                          | -0.060                     |  |  |  |
| 20                  | -0.026                                                       | -0.047                          | -0.067                     |  |  |  |
| 25                  | -0.033                                                       | -0.053                          | -0.074                     |  |  |  |
| 30                  | -0.039                                                       | -0.060                          | -0.082                     |  |  |  |
| 35                  | -0.046                                                       | -0.067                          | -0.089                     |  |  |  |
| 40                  | -0.052                                                       | -0.074                          | -0.096                     |  |  |  |
| 45                  | -0.059                                                       | -0.081                          | -0.103                     |  |  |  |
| 50                  | -0.065                                                       | -0.088                          | -0.111                     |  |  |  |
| 55                  | -0.072                                                       | -0.095                          | -0.118                     |  |  |  |
| 60                  | -0.078                                                       | -0.102                          | -0.125                     |  |  |  |
| 65                  | -0.085                                                       | -0.108                          | -0.132                     |  |  |  |
| 70                  | -0.091                                                       | -0.115                          | -0.140                     |  |  |  |
| 75                  | -0.098                                                       | -0.122                          | -0.147                     |  |  |  |
| 78                  | -0.101                                                       | -0.126                          | -0.151                     |  |  |  |
| 85                  | -0.111                                                       | -0.136                          | -0.161                     |  |  |  |
| 90                  | -0.117                                                       | -0.143                          | -0.169                     |  |  |  |
| 95                  | -0.124                                                       | -0.150                          | -0.176                     |  |  |  |
| 100                 | -0.130                                                       | -0.157                          | -0.183                     |  |  |  |
| 105                 | -0.137                                                       | -0.163                          | -0.190                     |  |  |  |
| 110                 | -0.143                                                       | -0.170                          | -0.198                     |  |  |  |
| 115                 | -0.150                                                       | -0.177                          | -0.205                     |  |  |  |
| 120                 | -0.156                                                       | -0.184                          | -0.212                     |  |  |  |
| 125                 | -0.163                                                       | -0.191                          | -0.219                     |  |  |  |

- NOTES:
   The loadline specification includes both static and transient limits except for overshoot allowed as shown in Section 2.5.3.
   This table is intended to aid in reading discrete points on Figure 1.
   The loadlines specify voltage limits at the die measured at the VCC\_SENSE and VSS\_SENSE lands. Voltage regulation feedback for voltage regulator circuits must be taken from processor V<sub>CC</sub> and V<sub>SS</sub> lands. Refer to the Voltage Regulator-Down (VRD) 11.0 Processor Power Delivery Design Guidelines For Desktop LGA775 Socket for socket loadline guidelines and VR implementation details.
   Adherence to this loadline specification is required to ensure reliable processor operation.





Figure 1. V<sub>CC</sub> Static and Transient Tolerance

- 1. The loadline specification includes both static and transient limits except for overshoot allowed as shown in Section 2.5.3.
- 2. This loadline specification shows the deviation from the VID set point.
- 3. The loadlines specify voltage limits at the die measured at the VCC\_SENSE and VSS\_SENSE lands. Voltage regulation feedback for voltage regulator circuits must be taken from processor V<sub>CC</sub> and V<sub>SS</sub> lands. Refer to the Voltage Regulator-Down (VRD) 11.0 Processor Power Delivery Design Guidelines For Desktop LGA775 Socket for socket loadline guidelines and VR implementation details.

# 2.5.3 V<sub>CC</sub>Overshoot

The processor can tolerate short transient overshoot events where  $V_{CC}$  exceeds the VID voltage when transitioning from a high to low current load condition. This overshoot cannot exceed VID +  $V_{OS\_MAX}$  ( $V_{OS\_MAX}$  is the maximum allowable overshoot voltage). The time duration of the overshoot event must not exceed  $T_{OS\_MAX}$  ( $T_{OS\_MAX}$  is the maximum allowable time duration above VID). These specifications apply to the processor die voltage as measured across the VCC\_SENSE and VSS\_SENSE lands.

### Table 6. Vcc Overshoot Specifications

| Symbol              | Parameter                                        | Min | Max | Unit | Figure | Notes |
|---------------------|--------------------------------------------------|-----|-----|------|--------|-------|
| V <sub>OS_MAX</sub> | Magnitude of V <sub>CC</sub> overshoot above VID | l   | 50  | mV   | 2      | 1     |
| T <sub>OS_MAX</sub> | Time duration of $V_{CC}$ overshoot above VID    | _   | 25  | μS   | 2      | 1     |

### NOTES:

1. Adherence to these specifications is required to ensure reliable processor operation.



Figure 2. V<sub>CC</sub> Overshoot Example Waveform



- V<sub>OS</sub> is measured overshoot voltage.
- 2. T<sub>OS</sub> is measured time duration above VID.

# 2.5.4 Die Voltage Validation

Overshoot events on processor must meet the specifications in Table 6 when measured across the VCC\_SENSE and VSS\_SENSE lands. Overshoot events that are < 10 ns in duration may be ignored. These measurements of processor die level overshoot must be taken with a bandwidth limited oscilloscope set to a greater than or equal to 100 MHz bandwidth limit.

# 2.6 Signaling Specifications

Most processor Front Side Bus signals use Gunning Transceiver Logic (GTL+) signaling technology. This technology provides improved noise margins and reduced ringing through low voltage swings and controlled edge rates. Platforms implement a termination voltage level for GTL+ signals defined as  $V_{TT}$ . Because platforms implement separate power planes for each processor (and chipset), separate  $V_{CC}$  and  $V_{TT}$  supplies are necessary. This configuration allows for improved noise tolerance as processor frequency increases. Speed enhancements to data and address busses have caused signal integrity considerations and platform design methods to become even more critical than with previous processor families. The GTL+ inputs require a reference voltage (GTLREF) which is used by the receivers to determine if a signal is a logical 0 or a logical 1. GTLREF must be generated on the motherboard (see Table 13 for GTLREF specifications). Termination resistors ( $R_{TT}$ ) for GTL+ signals are provided on the processor silicon and are terminated to  $V_{TT}$ . Intel chipsets will also provide on-die termination, thus eliminating the need to terminate the bus on the motherboard for most GTL+ signals.



## 2.6.1 FSB Signal Groups

The front side bus signals have been combined into groups by buffer type. GTL+ input signals have differential input buffers, which use GTLREF[3:0] as a reference level. In this document, the term "GTL+ Input" refers to the GTL+ input group as well as the GTL+ I/O group when receiving. Similarly, "GTL+ Output" refers to the GTL+ output group as well as the GTL+ I/O group when driving.

With the implementation of a source synchronous data bus comes the need to specify two sets of timing parameters. One set is for common clock signals which are dependent upon the rising edge of BCLKO (ADS#, HIT#, HITM#, etc.) and the second set is for the source synchronous signals which are relative to their respective strobe lines (data and address) as well as the rising edge of BCLKO. Asychronous signals are still present (A20M#, IGNNE#, etc.) and can become active at any time during the clock cycle. Table 7 identifies which signals are common clock, source synchronous, and asynchronous.

### Table 7. FSB Signal Groups

| Signal Group                   | Туре                         | Signals <sup>1</sup>                                                                                                                                                                                                                 |                                                                                                             |  |
|--------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|
| GTL+ Common<br>Clock Input     | Synchronous to BCLK[1:0]     | BPRI#, DEFER#, RESET#, R                                                                                                                                                                                                             | S[2:0]#, TRDY#                                                                                              |  |
| GTL+ Common<br>Clock I/O       | Synchronous to BCLK[1:0]     | ADS#, BNR#, BPM[5:0]#, B<br>DRDY#, HIT#, HITM#, LOCK                                                                                                                                                                                 |                                                                                                             |  |
| GTL+ Source<br>Synchronous I/O | Synchronous to assoc. strobe | Signals  REQ[4:0]#, A[16:3]# <sup>3</sup> A[35:17]# <sup>3</sup> D[15:0]#, DBI0#  D[31:16]#, DBI1#  D[47:32]#, DBI2#  D[63:48]#, DBI3#                                                                                               | Associated Strobe  ADSTB0#  ADSTB1#  DSTBP0#, DSTBN0#  DSTBP1#, DSTBN1#  DSTBP2#, DSTBN2#  DSTBP3#, DSTBN3# |  |
| GTL+ Strobes                   | Synchronous to BCLK[1:0]     | ADSTB[1:0]#, DSTBP[3:0]#, DSTBN[3:0]#                                                                                                                                                                                                |                                                                                                             |  |
| CMOS                           |                              |                                                                                                                                                                                                                                      | NTO/INTR, LINT1/NMI, SMI#,<br>TDI, TMS, TRST#, BSEL[2:],                                                    |  |
| Open Drain<br>Output           |                              | FERR#/PBE#, IERR#, THERN                                                                                                                                                                                                             | MTRIP#, TDO                                                                                                 |  |
| Open Drain<br>Input/Output     |                              | PROCHOT# <sup>4</sup>                                                                                                                                                                                                                |                                                                                                             |  |
| FSB Clock                      | Clock                        | BCLK[1:0], ITP_CLK[1:0] <sup>2</sup>                                                                                                                                                                                                 |                                                                                                             |  |
| Power/Other                    |                              | VCC, VTT, VCCA, VCCIOPLL, VCCPLL, VSS, VSSA, GTLREF[3:0], COMP[8,3:0], RESERVED, TESTHI[13,11:10,7:0], VCC_SENSE, VCC_MB_REGULATION, VSS_SENSE, VSS_MB_REGULATION, DBR#2, VTT_OUT_LEFT, VTT_OUT_RIGHT, VTT_SEL, FCx, PECI, MSID[1:0] |                                                                                                             |  |



- Refer to Section 4.2 for signal descriptions.
- 2. In processor systems where no debug port is implemented on the system board, these signals are used to support a debug port interposer. In systems with the debug port implemented on the system board, these signals are no connects.
- 3. The value of these signals during the active-to-inactive edge of RESET# defines the processor configuration options. See Section 6.1 for details.
- 4. PROCHOT# signal type is open drain output and CMOS input.

### Table 8. Signal Characteristics

| Signals with R <sub>TT</sub>                                                                                                                                            | Signals with No R <sub>TT</sub>                                                                                                                                                                                                       |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A[35:3]#, ADS#, ADSTB[1:0]#, BNR#, BPRI#, D[63:0]#, DBI[3:0]#, DBSY#, DEFER#, DRDY#, DSTBN[3:0]#, DSTBP[3:0]#, HIT#, HITM#, LOCK#, PROCHOT#, REQ[4:0]#, RS[2:0]#, TRDY# | A20M#, BCLK[1:0], BSEL[2:0],<br>COMP[8,3:0], IGNNE#, INIT#, ITP_CLK[1:0],<br>LINTO/INTR, LINT1/NMI, PWRGOOD,<br>RESET#, SMI#, STPCLK#,<br>TESTHI[13,11:10,7:0], VID[7:0],<br>GTLREF[3:0], TCK, TDI, TMS, TRST#,<br>MSID[1:0], VTT_SEL |
| Open Drain Signals <sup>1</sup>                                                                                                                                         |                                                                                                                                                                                                                                       |
| THERMTRIP#, FERR#/PBE#, IERR#, BPM[5:0]#, BPMb[3:0]#, BRO#, TDO, FCx                                                                                                    |                                                                                                                                                                                                                                       |

### NOTES:

### Table 9. Signal Reference Voltages

| GTLREF                                                                                                                                                                                             | V <sub>TT</sub> /2                                                                                                                                                                |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BPM[5:0]#, BPMb[3:0]#, RESET#, BNR#, HIT#, HITM#, BRO#, A[35:0]#, ADS#, ADSTB[1:0]#, BPRI#, D[63:0]#, DBI[3:0]#, DBSY#, DEFER#, DRDY#, DSTBN[3:0]#, DSTBP[3:0]#, LOCK#, REO[4:0]#, RS[2:0]#, TRDY# | A20M#, LINTO/INTR, LINT1/NMI,<br>IGNNE#, INIT#, PROCHOT#,<br>PWRGOOD <sup>1</sup> , SMI#, STPCLK#, TCK <sup>1</sup> ,<br>TDI <sup>1</sup> , TMS <sup>1</sup> , TRST# <sup>1</sup> |

### NOTES:

# 2.6.2 CMOS and Open Drain Signals

Legacy input signals such as A20M#, IGNNE#, INIT#, SMI#, and STPCLK# use CMOS input buffers. All of the CMOS and Open Drain signals are required to be asserted/ deasserted for at least four BCLKs in order for the processor to recognize the proper signal state. See Section 2.6.3 for the DC specifications. See Section 6.2 for additional timing requirements for entering and leaving the low power states.

# 2.6.3 Processor DC Specifications

The processor DC specifications in this section are defined at the processor core (pads) unless otherwise stated. All specifications apply to all frequencies and cache sizes unless otherwise stated.

<sup>1.</sup> Signals that do not have R<sub>TT</sub>, nor are actively driven to their high-voltage level.

<sup>1.</sup> These signals also have hysteresis added to the reference voltage. See Table 11 for more information.



#### Table 10. **GTL+ Signal Group DC Specifications**

| Symbol          | Parameter                 | Min                    | Max                                                               | Unit | Notes <sup>1</sup> |
|-----------------|---------------------------|------------------------|-------------------------------------------------------------------|------|--------------------|
| V <sub>IL</sub> | Input Low Voltage         | -0.10                  | GTLREF – 0.10                                                     | V    | 2, 3               |
| V <sub>IH</sub> | Input High Voltage        | GTLREF + 0.10          | V <sub>TT</sub> + 0.10                                            | V    | 3, 4, 5            |
| V <sub>OH</sub> | Output High Voltage       | V <sub>TT</sub> – 0.10 | $V_{TT}$                                                          | V    | 3, 5               |
| I <sub>OL</sub> | Output Low Current        | N/A                    | $V_{TT\_MAX}/$ [(R <sub>TT\_MIN</sub> )+(2*R <sub>ON_MIN</sub> )] | Α    | -                  |
| I <sub>LI</sub> | Input Leakage Current     | N/A                    | ± 200                                                             | μΑ   | 6                  |
| I <sub>LO</sub> | Output Leakage<br>Current | N/A                    | ± 200                                                             | μΑ   | 7                  |
| R <sub>ON</sub> | Buffer On Resistance      | 10                     | 13                                                                | Ω    |                    |

### NOTES:

- NUIES:
   Unless otherwise noted, all specifications in this table apply to all processor frequencies.
   V<sub>IL</sub> is defined as the voltage range at a receiving agent that will be interpreted as a logical low value.
   The V<sub>TT</sub> referred to in these specifications is the instantaneous V<sub>TT</sub>.
   V<sub>IH</sub> is defined as the voltage range at a receiving agent that will be interpreted as a logical high value.

- 5.  $V_{IH}$  and  $V_{OH}$  may experience excursions above  $V_{TT}$ .
  6. Leakage to  $V_{SS}$  with land held at  $V_{TT}$ .
  7. Leakage to  $V_{TT}$  with land held at 300 mV.

#### Table 11. **Open Drain and TAP Output Signal Group DC Specifications**

| Symbol          | Parameter              | Min | Max   | Unit | Notes <sup>1</sup> |
|-----------------|------------------------|-----|-------|------|--------------------|
| V <sub>OL</sub> | Output Low Voltage     | 0   | 0.20  | V    | -                  |
| I <sub>OL</sub> | Output Low Current     | 16  | 50    | mA   | 2                  |
| I <sub>LO</sub> | Output Leakage Current | N/A | ± 200 | μΑ   | 3                  |

### NOTES:

- 1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
- Measured at V<sub>TT</sub> \* 0.2.
   For Vin between 0 and V<sub>OH</sub>.



#### Table 12. **CMOS Signal Group DC Specifications**

| Symbol          | Parameter              | Min                    | Max                    | Unit | Notes <sup>1</sup> |
|-----------------|------------------------|------------------------|------------------------|------|--------------------|
| V <sub>IL</sub> | Input Low Voltage      | -0.10                  | V <sub>TT</sub> * 0.30 | V    | 2, 3               |
| V <sub>IH</sub> | Input High Voltage     | V <sub>TT</sub> * 0.70 | V <sub>TT</sub> + 0.10 | V    | 3, 4, 5            |
| V <sub>OL</sub> | Output Low Voltage     | -0.10                  | V <sub>TT</sub> * 0.10 | V    | 3                  |
| V <sub>OH</sub> | Output High Voltage    | 0.90 * V <sub>TT</sub> | V <sub>TT</sub> + 0.10 | V    | 3, 5, 6            |
| I <sub>OL</sub> | Output Low Current     | 1.70                   | 4.70                   | mA   | 3, 7               |
| I <sub>OH</sub> | Output High Current    | 1.70                   | 4.70                   | mA   | 3, 7               |
| I <sub>LI</sub> | Input Leakage Current  | N/A                    | ± 100                  | μΑ   | 8                  |
| I <sub>LO</sub> | Output Leakage Current | N/A                    | ± 100                  | μΑ   | 9                  |

### NOTES:

- Unless otherwise noted, all specifications in this table apply to all processor frequencies.  $V_{\rm IL}$  is defined as the voltage range at a receiving agent that will be interpreted as a logical low value.
- The  $V_{TT}$  referred to in these specifications refers to instantaneous  $V_{TT}$ .  $V_{IH}$  is defined as the voltage range at a receiving agent that will be interpreted as a logical high välue.
- 5.  $V_{IH}$  and  $V_{OH}$  may experience excursions above  $V_{TT}$ .
- 5. V<sub>II</sub> and V<sub>OI</sub> may experience execusions above V<sub>II</sub>.
  6. All outputs are open drain.
  7. I<sub>OL</sub> is measured at 0.10 \* V<sub>II</sub>. I<sub>OH</sub> is measured at 0.90 \* V<sub>II</sub>.
  8. Leakage to V<sub>SS</sub> with land held at V<sub>II</sub>.
  9. Leakage to V<sub>II</sub> with land held at 300 mV

#### 2.6.3.1 **GTL+ Front Side Bus Specifications**

In most cases, termination resistors are not required as these are integrated into the processor silicon. See Table 8 for details on which GTL+ signals do not include on-die termination.

Valid high and low levels are determined by the input buffers by comparing with a reference voltage called GTLREF. Table 13 lists the GTLREF specifications. The GTL+ reference voltage (GTLREF) should be generated on the system board using high precision voltage divider circuits. For more details on platform design, see the applicable platform design guide.



#### Table 13. **GTL+ Bus Voltage Definitions**

| Symbol          | Parameter                                                    | Min        | Тур   | Max        | Units | Notes <sup>1</sup> |
|-----------------|--------------------------------------------------------------|------------|-------|------------|-------|--------------------|
| GTLREF_PU       | GTLREF pull up on 975X<br>and 96x chipset family<br>boards   | 124 * 0.99 | 124   | 124 * 1.01 | Ω     | 2                  |
| GTLREF_PD       | GTLREF pull down on 975X<br>and 96x chipset family<br>boards | 210 * 0.99 | 210   | 210 * 1.01 | Ω     | 2                  |
| GTLREF_PU       | GTLREF pull up on<br>Bearlake chipset family<br>boards       | 100 * 0.99 | 100   | 100 * 1.01 | Ω     | 2                  |
| GTLREF_PD       | GTLREF pull down resistor on Bearlake chipset family boards  | 200 * 0.99 | 200   | 200 * 1.01 | Ω     | 2                  |
| R <sub>TT</sub> | Termination Resistance                                       | 45         | 50    | 55         | Ω     | 3                  |
| COMP[3:0]       | COMP Resistance                                              | 49.40      | 49.90 | 50.40      | Ω     | 4                  |
| COMP8           | COMP Resistance                                              | 24.65      | 24.90 | 25.15      | Ω     | 4                  |

- 1. Unless otherwise noted, all specifications in this table apply to all processor frequencies.
- GTLREF is to be generated from V<sub>TT</sub> by a voltage divider of 1% resistors (one divider for each GTLEREF land). Refer to the applicable platform design guide for implementation details.
   R<sub>TT</sub> is the on-die termination resistance measured at V<sub>TT</sub>/3 of the GTL+ output driver.
- 4. COMP resistance must be provided on the system board with 1% resistors. See the applicable platform design guide for implementation details. COMP[3:0] and COMP8 resistors are to V<sub>SS</sub>.

#### **Clock Specifications** 2.7

#### 2.7.1 Front Side Bus Clock (BCLK[1:0]) and Processor Clocking

BCLK[1:0] directly controls the FSB interface speed as well as the core frequency of the processor. As in previous generation processors, the processor's core frequency is a multiple of the BCLK[1:0] frequency. The processor bus ratio multiplier will be set at its default ratio during manufacturing. Refer to Table 14 for the processor supported ratios.

The processor uses a differential clocking implementation. For more information on the processor clocking, contact your Intel field representative.



Table 14. Core Frequency to FSB Multiplier Configuration

| Multiplication of System<br>Core Frequency to FSB<br>Frequency | Core Frequency<br>(266 MHz BCLK/<br>1066 MHz FSB) | Notes <sup>1, 2</sup> |
|----------------------------------------------------------------|---------------------------------------------------|-----------------------|
| 1/6                                                            | 1.60 GHz                                          | -                     |
| 1/7                                                            | 1.87 GHz                                          | =                     |
| 1/8                                                            | 2.13 GHz                                          | -                     |
| 1/9                                                            | 2.40 GHz                                          | -                     |
| 1/10                                                           | 2.66 GHz                                          | -                     |
| 1/11                                                           | 2.93 GHz                                          | -                     |
| 1/12                                                           | 3.20 GHz                                          | -                     |

- 1. Individual processors operate only at or below the rated frequency.
- 2. Listed frequencies are not necessarily committed production frequencies.

# 2.7.2 FSB Frequency Select Signals (BSEL[2:0])

The BSEL[2:0] signals are used to select the frequency of the processor input clock (BCLK[1:0]). Table 15 defines the possible combinations of the signals and the frequency associated with each combination. The required frequency is determined by the processor, chipset, and clock synthesizer. All agents must operate at the same frequency.

The processor will operate at an 1066 MHz FSB frequency (selected by a 266 MHz BCLK[1:0] frequency). Individual processors will only operate at their specified FSB frequency.

For more information about these signals, refer to Section 4.2.

Table 15. BSEL[2:0] Frequency Table for BCLK[1:0]

| BSEL2 | BSEL1 | BSELO | FSB Frequency |
|-------|-------|-------|---------------|
| L     | L     | L     | 266 MHz       |
| L     | L     | Н     | RESERVED      |
| L     | Н     | Н     | RESERVED      |
| L     | Н     | L     | RESERVED      |
| Н     | Н     | L     | RESERVED      |
| Н     | Н     | Н     | RESERVED      |
| Н     | L     | Н     | RESERVED      |
| Н     | L     | L     | RESERVED      |

# 2.7.3 Phase Lock Loop (PLL) and Filter

An on-die PLL filter solution will be implemented on the processor. The VCCPLL input is used for the PLL. Refer to Table 4 for DC specifications.



#### **BCLK[1:0] Specifications** 2.7.4

#### Table 16. **Front Side Bus Differential BCLK Specifications**

| Symbol                  | Parameter                 | Min    | Тур | Max   | Unit | Figure | Notes <sup>1</sup> |
|-------------------------|---------------------------|--------|-----|-------|------|--------|--------------------|
| V <sub>L</sub>          | Input Low Voltage         | -0.30  | N/A | N/A   | V    | 3      | 2                  |
| V <sub>H</sub>          | Input High Voltage        | N/A    | N/A | 1.15  | V    | 3      | 2                  |
| V <sub>CROSS(abs)</sub> | Absolute Crossing Point   | 0.300  | N/A | 0.550 | V    | 3, 4   | 3,4, 5             |
| ΔV <sub>CROSS</sub>     | Range of Crossing Points  | N/A    | N/A | 0.140 | V    | 3, 4   | -                  |
| V <sub>OS</sub>         | Overshoot                 | N/A    | N/A | 1.4   | V    | 3      | 6                  |
| V <sub>US</sub>         | Undershoot                | -0.300 | N/A | N/A   | V    | 3      | 6                  |
| V <sub>SWING</sub>      | Differential Output Swing | 0.300  | N/A | N/A   | V    | 3      | 7                  |

### NOTES:

- Unless otherwise noted, all specifications in this table apply to all processor frequencies.
   "Steady state" voltage, not including overshoot or undershoot.
   Crossing voltage is defined as the instantaneous voltage value when the rising edge of BCLKO equals the falling edge of BCLK1.
- $V_{\text{Havg}}$  is the statistical average of the  $V_{\text{H}}$  measured by the oscilloscope. The crossing point must meet the absolute and relative crossing point specifications simultaneously.
- Overshoot is defined as the absolute value of the maximum voltage. Undershoot is defined as the absolute value of the minimum voltage
- Measurement taken from differential waveform.

Figure 3. **Differential Clock Waveform** 



Figure 4. **Differential Clock Crosspoint Specification** 





# 2.8 PECI DC Specifications

PECI is an Intel proprietary one-wire interface that provides a communication channel between Intel processors (may also include chipset components in the future) and external thermal monitoring devices. The processor contains Digital Thermal Sensors (DTS) distributed throughout die. These sensors are implemented as analog-to-digital converters calibrated at the factory for reasonable accuracy to provide a digital representation of relative processor temperature. PECI provides an interface to relay the highest DTS temperature within a die to external management devices for thermal/fan speed control. More detailed information is available in the *Platform Environment Control Interface (PECI) Specification*.

### Table 17. PECI DC Electrical Limits

| Symbol                  | Definition and Conditions                                           | Min                     | Max                     | Units            | Notes |
|-------------------------|---------------------------------------------------------------------|-------------------------|-------------------------|------------------|-------|
| V <sub>in</sub>         | Input Voltage Range                                                 | -0.30                   | V <sub>TT</sub>         | V                |       |
| V <sub>hysteresis</sub> | Hysteresis                                                          | 0.1 * V <sub>TT</sub>   | _                       | V                | 3     |
| V <sub>n</sub>          | Negative-edge threshold voltage                                     | 0.275 * V <sub>TT</sub> | 0.500 * V <sub>TT</sub> | V                |       |
| V <sub>p</sub>          | Positive-edge threshold voltage                                     | 0.550 * V <sub>TT</sub> | 0.725 * V <sub>TT</sub> | V                |       |
| I <sub>source</sub>     | High level output source (V <sub>OH</sub> = 0.75 * V <sub>TT)</sub> | -6.0                    | N/A                     | mA               |       |
| I <sub>sink</sub>       | Low level output sink $(V_{OL} = 0.25 * V_{TT})$                    | 0.5                     | 1.0                     | mA               |       |
| I <sub>leak+</sub>      | High impedance state leakage to $V_{tt}$                            | N/A                     | 50                      | μΑ               | 2     |
| I <sub>leak-</sub>      | High impedance leakage to GND                                       | N/A                     | 10                      | μA               | 2     |
| C <sub>bus</sub>        | Bus capacitance per node                                            | _                       | 10                      | pF               | 4     |
| V <sub>noise</sub>      | Signal noise immunity above 300 MHz                                 | 0.1 * V <sub>TT</sub>   |                         | V <sub>p-p</sub> |       |

### NOTE:

- 1.  $V_{TT}$  supplies the PECI interface. PECI behavior does not affect  $V_{TT}$  minimum/maximum specifications. Refer to Table 4 for  $V_{TT}$  specifications.
- 2. The leakage specification applies to powered devices on the PECI bus.
- 3. The input buffers use a Schmitt-triggered input design for improved noise immunity.
- 4. One node is counted for each client and one node for the system host. Extended trace lengths might appear as additional nodes.

§ §





# 3 Package Mechanical Specifications

The processor is packaged in a Flip-Chip Land Grid Array (FC-LGA6) package that interfaces with the motherboard via an LGA775 socket. The package consists of a processor core mounted on a substrate land-carrier. An integrated heat spreader (IHS) is attached to the package substrate and core and serves as the mating surface for processor component thermal solutions, such as a heatsink. Figure 5 shows a sketch of the processor package components and how they are assembled together. Refer to the LGA775 Socket Mechanical Design Guide for complete details on the LGA775 socket.

The package components shown in Figure 5 include the following:

- Integrated Heat Spreader (IHS)
- · Thermal Interface Material (TIM)
- · Processor core (die)
- · Package substrate
- Capacitors

### Figure 5. Processor Package Assembly Sketch



### NOTE:

1. Socket and motherboard are included for reference and are not part of processor package.

# 3.1 Package Mechanical Drawing

The package mechanical drawings are shown in Figure 6 and Figure 7. The drawings include dimensions necessary to design a thermal solution for the processor. These dimensions include:

- Package reference with tolerances (total height, length, width, etc.)
- · IHS parallelism and tilt
- · Land dimensions
- Top-side and back-side component keep-out dimensions
- · Reference datums
- All drawing dimensions are in mm [in].
- Guidelines on potential IHS flatness variation with socket load plate actuation and installation of the cooling solution is available in the processor Thermal and Mechanical Design Guidelines.



**Processor Package Drawing Sheet 1 of 3** В CORP. SANTA CLARA, CA 95052-8119 EMTS MODEL - [2] ⊡⊸ DETAIL SCALE F 0.203 (C) 卓 IHS SEALANT--ç-<sub>2</sub>2 ф — СЕ  $\rightarrow$ 2.3 THIS BRAWING CONTAINS INTEL CORPORATION CONFIDENTIAL INFORMATION. IT IS DISCLOSED IN CONFIDENCE AND ITS CONTENTS MAY NOT BE DISCLOSED, REPRODUCED, DISPLAYED OR WOOLFIED, WITHOUT THE PRIOR WRITTEN CONSENT OF INTEL CORPORATION. DETAIL B SCALE 50:1 Ĭ 000

Figure 6.

٥

ں

В

٧

ш

9



Figure 7. Processor Package Drawing Sheet 2 of 3





Figure 8. Processor Package Drawing Sheet 3 of 3





#### 3.2 **Processor Component Keep-Out Zones**

The processor may contain components on the substrate that define component keepout zone requirements. A thermal and mechanical solution design must not intrude into the required keep-out zones. Decoupling capacitors are typically mounted to either the topside or land-side of the package substrate. See Figure 6 and Figure 7 for keep-out zones. The location and quantity of package capacitors may change due to manufacturing efficiencies but will remain within the component keep-in.

#### **Package Loading Specifications** 3.3

Table 18 provides dynamic and static load specifications for the processor package. These mechanical maximum load limits should not be exceeded during heatsink assembly, shipping conditions, or standard use condition. Also, any mechanical system or component testing should not exceed the maximum limits. The processor package substrate should not be used as a mechanical reference or load-bearing surface for thermal and mechanical solution. The minimum loading specification must be maintained by any thermal and mechanical solutions.

#### Table 18. **Processor Loading Specifications**

| Parameter | Minimum       | Maximum         | Notes   |
|-----------|---------------|-----------------|---------|
| Static    | 80 N [17 lbf] | 311 N [70 lbf]  | 1, 2, 3 |
| Dynamic   | _             | 756 N [170 lbf] | 1, 3, 4 |

### NOTES:

- 1. These specifications apply to uniform compressive loading in a direction normal to the processor IHS.
  This is the maximum force that can be applied by a heatsink retention clip. The clip must also
- provide the minimum specified load on the processor package.
  These specifications are based on limited testing for design characterization. Loading limits are for the package only and do not include the limits of the processor socket.
- 4. Dynamic loading is defined as an 11 ms duration average load superimposed on the static load requirement.

### 3.4 **Package Handling Guidelines**

Table 19 includes a list of guidelines on package handling in terms of recommended maximum loading on the processor IHS relative to a fixed substrate. These package handling loads may be experienced during heatsink removal.

#### Table 19. **Package Handling Guidelines**

| Parameter | Maximum Recommended  | Notes |
|-----------|----------------------|-------|
| Shear     | 311 N [70 lbf]       | 1, 2  |
| Tensile   | 111 N [25 lbf]       | 2, 3  |
| Torque    | 3.95 N-m [35 lbf-in] | 2, 4  |

### NOTES:

- 1. A shear load is defined as a load applied to the IHS in a direction parallel to the IHS top surface.
- These guidelines are based on limited testing for design characterization.
- 3. A tensile load is defined as a pulling load applied to the IHS in a direction normal to the IHS
- A torque load is defined as a twisting load applied to the IHS in an axis of rotation normal to the IHS top surface



# 3.5 Package Insertion Specifications

The processor can be inserted into and removed from a LGA775 socket 15 times. The socket should meet the LGA775 requirements detailed in the *LGA775 Socket Mechanical Design Guide*.

# 3.6 Processor Mass Specification

The typical mass of the processor is 21.5 g [0.76 oz]. This mass [weight] includes all the components that are included in the package.

# 3.7 Processor Materials

Table 20 lists some of the package components and associated materials.

### Table 20. Processor Materials

| Component                      | Material               |
|--------------------------------|------------------------|
| Integrated Heat Spreader (IHS) | Nickel Plated Copper   |
| Substrate                      | Fiber Reinforced Resin |
| Substrate Lands                | Gold Plated Copper     |

# 3.8 Processor Markings

Figure 9 shows the topside markings on the processor. This diagram is to aid in the identification of the processor.

### Figure 9. Processor Top-Side Markings





#### 3.9 Processor Land Coordinates

Figure 10 shows the top view of the processor land coordinates. The coordinates are referred to throughout the document to identify processor lands.

Figure 10. Processor Land Coordinates and Quadrants, Top View



§ §





## 4 Land Listing and Signal Descriptions

This chapter provides the processor land assignment and signal descriptions.

#### 4.1 Processor Land Assignments

This section contains the land listings for the processor. The land-out footprint is shown in Figure 11 and Figure 12. These figures represent the land-out arranged by land number and they show the physical location of each signal on the package land array (top view). Table 21 is a listing of all processor lands ordered alphabetically by land (signal) name. Table 22 is also a listing of all processor lands; the ordering is by land number.



Figure 11. land-out Diagram (Top View – Left Side)

|    | 30    | 29    | 28    | 27      | 26      | 25      | 24      | 23           | 22   | 21   | 20      | 19      | 18   | 17      | 16      | 15   |
|----|-------|-------|-------|---------|---------|---------|---------|--------------|------|------|---------|---------|------|---------|---------|------|
| AN | vcc   | VCC   | VSS   | VSS     | VCC     | VCC     | VSS     | VSS          | VCC  | VCC  | VSS     | vcc     | vcc  | VSS     | VSS     | VCC  |
| АМ | VCC   | VCC   | VSS   | VSS     | VCC     | VCC     | VSS     | VSS          | VCC  | VCC  | VSS     | VCC     | VCC  | VSS     | VSS     | VCC  |
| AL | VCC   | VCC   | VSS   | VSS     | VCC     | VCC     | VSS     | VSS          | VCC  | VCC  | VSS     | VCC     | VCC  | VSS     | VSS     | VCC  |
| AK | VSS   | VSS   | VSS   | VSS     | VCC     | VCC     | VSS     | VSS          | VCC  | VCC  | VSS     | VCC     | VCC  | VSS     | VSS     | VCC  |
| AJ | VSS   | VSS   | VSS   | VSS     | VCC     | VCC     | VSS     | VSS          | VCC  | VCC  | VSS     | VCC     | VCC  | VSS     | VSS     | VCC  |
| АН | VCC   | VCC   | VCC   | VCC     | VCC     | VCC     | VSS     | VSS          | VCC  | VCC  | VSS     | VCC     | VCC  | VSS     | VSS     | VCC  |
| AG | VCC   | VCC   | VCC   | VCC     | VCC     | VCC     | VSS     | VSS          | VCC  | VCC  | VSS     | VCC     | VCC  | VSS     | VSS     | VCC  |
| AF | VSS   | VSS   | VSS   | VSS     | VSS     | VSS     | VSS     | VSS          | VCC  | VCC  | VSS     | VCC     | VCC  | VSS     | VSS     | VCC  |
| AE | VSS   | VSS   | VSS   | VSS     | VSS     | VSS     | VSS     | VCC          | VCC  | VCC  | VSS     | VCC     | VCC  | VSS     | VSS     | VCC  |
| AD | VCC   | VCC   | VCC   | VCC     | VCC     | VCC     | VCC     | VCC          |      |      |         |         |      |         |         |      |
| AC | VCC   | VCC   | VCC   | VCC     | VCC     | VCC     | VCC     | VCC          |      |      |         |         |      |         |         |      |
| AB | VSS   | VSS   | VSS   | VSS     | VSS     | VSS     | VSS     | VSS          |      |      |         |         |      |         |         |      |
| AA | VSS   | VSS   | VSS   | VSS     | VSS     | VSS     | VSS     | VSS          |      |      |         |         |      |         |         |      |
| Y  | VCC   | VCC   | VCC   | VCC     | VCC     | VCC     | VCC     | VCC          |      |      |         |         |      |         |         |      |
| w  | VCC   | VCC   | VCC   | VCC     | VCC     | VCC     | VCC     | VCC          |      |      |         |         |      |         |         |      |
| V  | VSS   | VSS   | VSS   | VSS     | VSS     | VSS     | VSS     | VSS          |      |      |         |         |      |         |         |      |
| U  | VCC   | VCC   | VCC   | VCC     | VCC     | VCC     | VCC     | VCC          |      |      |         |         |      |         |         |      |
| Т  | VCC   | VCC   | VCC   | VCC     | VCC     | VCC     | VCC     | VCC          |      |      |         |         |      |         |         |      |
| R  | VSS   | VSS   | VSS   | VSS     | VSS     | VSS     | VSS     | VSS          |      |      |         |         |      |         |         |      |
| Р  | VSS   | VSS   | VSS   | VSS     | VSS     | VSS     | VSS     | VSS          |      |      |         |         |      |         |         |      |
| N  | VCC   | VCC   | VCC   | VCC     | VCC     | VCC     | VCC     | VCC          |      |      |         |         |      |         |         |      |
| M  | vcc   | VCC   | VCC   | VCC     | VCC     | VCC     | VCC     | vcc          |      |      |         |         |      |         |         |      |
| L  | VSS   | VSS   | VSS   | VSS     | VSS     | VSS     | VSS     | VSS          |      |      |         |         |      |         |         |      |
| κ  | VCC   | VCC   | VCC   | VCC     | VCC     | VCC     | VCC     | VCC          |      |      |         |         |      |         |         |      |
| J  | vcc   | VCC   | VCC   | VCC     | vcc     | vcc     | vcc     | vcc          | vcc  | vcc  | vcc     | vcc     | VCC  | FC34    | FC31    | vcc  |
| н  | BSEL1 | FC15  | VSS   | VSS     | VSS     | VSS     | VSS     | VSS          | VSS  | VSS  | VSS     | VSS     | VSS  | VSS     | FC33    | FC32 |
| G  | BSEL2 | BSEL0 | BCLK1 | TESTHI4 | TESTHI5 | TESTHI3 | TESTHI6 | RESET#       | D47# | D44# | DSTBN2# | DSTBP2# | D35# | D36#    | D32#    | D31# |
| F  |       | RSVD  | BCLK0 | VTT_SEL | TESTHI0 | TESTHI2 | TESTHI7 | RSVD         | VSS  | D43# | D41#    | VSS     | D38# | D37#    | VSS     | D30# |
| E  |       | FC26  | VSS   | VSS     | VSS     | VSS     | FC10    | RSVD         | D45# | D42# | VSS     | D40#    | D39# | VSS     | D34#    | D33# |
| D  | VTT   | VTT   | VTT   | VTT     | VTT     | VTT     | VSS     | VCCPLL       | D46# | VSS  | D48#    | DBI2#   | VSS  | D49#    | RSVD    | VSS  |
| С  | VTT   | VTT   | VTT   | VTT     | VTT     | VTT     | VSS     | VCCIO<br>PLL | VSS  | D58# | DBI3#   | VSS     | D54# | DSTBP3# | VSS     | D51# |
| В  | VTT   | VTT   | VTT   | VTT     | VTT     | VTT     | VSS     | VSSA         | D63# | D59# | VSS     | D60#    | D57# | VSS     | D55#    | D53# |
| Α  | VTT   | VTT   | VTT   | VTT     | VTT     | VTT     | FC23    | VCCA         | D62# | VSS  | RSVD    | D61#    | VSS  | D56#    | DSTBN3# | VSS  |
|    | 30    | 29    | 28    | 27      | 26      | 25      | 24      | 23           | 22   | 21   | 20      | 19      | 18   | 17      | 16      | 15   |



Figure 12. land-out Diagram (Top View – Right Side)

|                | 1                | 2              | 3              | 4             | 5                     | 6                     | 7              | 8       | 9       | 10          | 11    | 12      | 13    | 14   |
|----------------|------------------|----------------|----------------|---------------|-----------------------|-----------------------|----------------|---------|---------|-------------|-------|---------|-------|------|
| SS AI          | VSS              | VSS            | VCC_<br>SENSE  | VSS_<br>SENSE | VCC_MB_<br>REGULATION | VSS_MB_<br>REGULATION | VID_SEL<br>ECT | vcc     | VCC     | VSS         | vcc   | vcc     | VSS   | vcc  |
| SS A           | VSS              | VID0           | VID2           | VSS           | VID6                  | FC40                  | VID7           | VCC     | VCC     | VSS         | VCC   | VCC     | VSS   | VCC  |
| 25 <b>A</b> l  | FC25             | PROCHOT#       | VRDSEL         | VID5          | VID1                  | VID3                  | VSS            | VCC     | VCC     | VSS         | VCC   | VCC     | VSS   | VCC  |
| 24 <b>AI</b>   | FC24             | VSS            | ITP_CLK0       | VID4          | VSS                   | FC8                   | VSS            | VCC     | VCC     | VSS         | VCC   | VCC     | VSS   | VCC  |
| Л1# <b>А</b> . | BPM1#            | BPM0#          | ITP_CLK1       | VSS           | A34#                  | A35#                  | VSS            | VCC     | VCC     | VSS         | VCC   | VCC     | VSS   | VCC  |
| SS AI          | VSS              | RSVD           | VSS            | A32#          | A33#                  | VSS                   | VSS            | VCC     | VCC     | VSS         | VCC   | VCC     | VSS   | VCC  |
| ST# AC         | TRST#            | BPM3#          | BPM5#          | A30#          | A31#                  | A29#                  | VSS            | VCC     | VCC     | VSS         | VCC   | VCC     | VSS   | VCC  |
| O AI           | TDO              | BPM4#          | VSS            | A28#          | A27#                  | VSS                   | VSS            | VCC     | VCC     | VSS         | VCC   | VCC     | VSS   | VCC  |
| K AI           | TCK              | VSS            | FC18           | RSVD          | VSS                   | RSVD                  | VSS            | SKTOCC# | VCC     | VSS         | VCC   | VCC     | VSS   | VCC  |
| OI AI          | TDI              | BPM2#          | FC36           | VSS           | ADSTB1#               | A22#                  | VSS            | VCC     |         |             |       |         |       |      |
| IS A           | TMS              | DBR#           | VSS            | RSVD          | A25#                  | VSS                   | VSS            | VCC     |         |             |       |         |       |      |
| SS A           | VSS              | IERR#          | FC37           | A26#          | A24#                  | A17#                  | VSS            | VCC     |         |             |       |         |       |      |
|                | VTT_OUT<br>RIGHT | FC39           | VSS            | A21#          | A23#                  | VSS                   | VSS            | VCC     |         |             |       |         |       |      |
| 0 Y            | FC0              | VSS            | FC17           | A20#          | VSS                   | A19#                  | VSS            | VCC     |         |             |       |         |       |      |
| ID0 W          | MSID0            | TDI_M          | TESTHI1        | VSS           | A16#                  | A18#                  | VSS            | VCC     |         |             |       |         |       |      |
| ID1 V          | MSID1            | RSVD           | VSS            | A15#          | A14#                  | VSS                   | VSS            | VCC     |         |             |       |         |       |      |
| )_M U          | TDO_M            | FC29           | FC30           | A13#          | A12#                  | A10#                  | VSS            | VCC     |         |             |       |         |       |      |
| ИР1 <b>Т</b>   | COMP1            | FC4            | VSS            | A11#          | A9#                   | VSS                   | VSS            | VCC     |         |             |       |         |       |      |
| MP3 R          | COMP3            | VSS            | FERR#/<br>PBE# | A8#           | VSS                   | ADSTB0#               | VSS            | VCC     |         |             |       |         |       |      |
| HI11 P         | TESTHI11         | SMI#           | INIT#          | VSS           | RSVD                  | A4#                   | VSS            | VCC     |         |             |       |         |       |      |
| GOOD N         | PWRGOO           | IGNNE#         | VSS            | RSVD          | RSVD                  | VSS                   | VSS            | VCC     |         |             |       |         |       |      |
| SS M           | VSS              | THERMTRI<br>P# | STPCLK#        | A7#           | A5#                   | REQ2#                 | VSS            | vcc     |         |             |       |         |       |      |
| IT1 L          | LINT1            | TESTHI13       | VSS            | A6#           | A3#                   | VSS                   | VSS            | VCC     |         |             |       |         |       |      |
| T0 <b>K</b>    | LINT0            | VSS            | A20M#          | REQ0#         | VSS                   | REQ3#                 | VSS            | VCC     |         |             |       |         |       |      |
|                | VTT_OUT          | FC3            | FC22           | VSS           | REQ1#                 | REQ4#                 | VSS            | VCC     | VCC     | VCC         | VCC   | VCC     | VCC   | VCC  |
| REFO H         | GTLREFO          | GTLREF1        | VSS            | FC35          | TESTHI10              | VSS                   | VSS            | VSS     | VSS     | VSS         | VSS   | VSS     | VSS   | VSS  |
| lb0# <b>G</b>  | BPMb0#           | COMP2          | BPMb3#         | BPMb2#        | PECI                  | RSVD                  | DEFER#         | BPRI#   | D16#    | GTLRE<br>F2 | DBI1# | DSTBN1# | D27#  | D29# |
| F              |                  | GTLREF3        | BR0#           | VSS           | RS1#                  | FC21                  | VSS            | D17#    | D18#    | VSS         | D23#  | D24#    | VSS   | D28# |
| E              |                  | VSS            | TRDY#          | HITM#         | FC20                  | RSVD                  | RSVD           | VSS     | D19#    | D21#        | VSS   | DSTBP1# | D26#  | VSS  |
| VD D           | RSVD             | ADS#           | VSS            | HIT#          | VSS                   | VSS                   | D20#           | D12#    | VSS     | D22#        | D15#  | VSS     | D25#  | RSVD |
| OY# C          | DRDY#            | BNR#           | LOCK#          | VSS           | D1#                   | D3#                   | VSS            | DSTBN0# | BPMb1#  | VSS         | D11#  | D14#    | VSS   | D52# |
| SS B           | VSS              | DBSY#          | RS0#           | D0#           | VSS                   | D5#                   | D6#            | VSS     | DSTBP0# | D10#        | VSS   | D13#    | COMP8 | VSS  |
| A              |                  | VSS            | RS2#           | D2#           | D4#                   | VSS                   | D7#            | DBI0#   | VSS     | D8#         | D9#   | VSS     | COMP0 | D50# |
|                | 1                | 2              | 3              | 4             | 5                     | 6                     | 7              | 8       | 9       | 10          | 11    | 12      | 13    | 14   |



Table 21. Alphabetical Land Assignments

Land Signal **Land Name Direction** # **Buffer Type** Source Synch A3# L5 Input/Output A4# Р6 Input/Output Source Synch М5 Input/Output A5# Source Synch L4 Input/Output A6# Source Synch M4 Input/Output A7# Source Synch A8# R4 Input/Output Source Synch T5 Input/Output A9# Source Synch A10# U6 Source Synch Input/Output T4 Input/Output A11# Source Synch A12# U5 Source Synch Input/Output A13# U4 Source Synch Input/Output A14# ۷5 Source Synch Input/Output A15# V4 Source Synch Input/Output A16# W5 Source Synch Input/Output AB6 Input/Output A17# Source Synch W6 A18# Input/Output Source Synch A19# Υ6 Input/Output Source Synch A20# Y4 Input/Output Source Synch A21# AA4 Input/Output Source Synch AD6 A22# Source Synch Input/Output A23# AA5 Source Synch Input/Output A24# AB5 Input/Output Source Synch A25# AC5 Source Synch Input/Output A26# AB4 Input/Output Source Synch A27# AF5 Source Synch Input/Output A28# AF4 Source Synch Input/Output A29# AG6 Source Synch Input/Output A30# AG4 Input/Output Source Synch Input/Output A31# AG5 Source Synch A32# AH4 Input/Output Source Synch A33# AH5 Source Synch Input/Output A34# AJ5 Input/Output Source Synch A35# AJ6 Input/Output Source Synch A20M# КЗ Asynch CMOS Input ADS# D2 Common Clock Input/Output ADSTB0# Source Synch Input/Output ADSTB1# AD5 Source Synch Input/Output **BCLKO** F28 Clock Input BCLK1 G28 Clock Input BNR# C2 Common Clock Input/Output BPM0# AJ2 Common Clock Input/Output BPM1# AJ1 Common Clock Input/Output

Table 21. Alphabetical Land Assignments

| Land Name | Land<br>#  | Signal<br>Buffer Type | Direction    |
|-----------|------------|-----------------------|--------------|
| BPM2#     | AD2        | Common Clock          | Input/Output |
| BPM3#     | AG2        | Common Clock          | Input/Output |
| BPM4#     | AF2        | Common Clock          | Input/Output |
| BPM5#     | AG3        | Common Clock          | Input/Output |
| BPMb0#    | G1         | Common Clock          | Input/Output |
| BPMb1#    | C9         | Common Clock          | Input/Output |
| BPMb2#    | G4         | Common Clock          | Input/Output |
| BPMb3#    | G3         | Common Clock          | Input/Output |
| BPRI#     | G8         | Common Clock          | Input        |
| BR0#      | F3         | Common Clock          | Input/Output |
| BSEL0     | G29        | Power/Other           | Output       |
| BSEL1     | H30        | Power/Other           | Output       |
| BSEL2     | G30        | Power/Other           | Output       |
| COMPO     | A13        | Power/Other           | Input        |
| COMP1     | T1         | Power/Other           | Input        |
| COMP2     | G2         | Power/Other           | Input        |
| COMP3     | R1         | Power/Other           | Input        |
| COMP8     | B13        | Power/Other           | Input        |
| D0#       | В4         | Source Synch          | Input/Output |
| D1#       | C5         | Source Synch          | Input/Output |
| D2#       | A4         | Source Synch          | Input/Output |
| D3#       | C6         | Source Synch          | Input/Output |
| D4#       | <b>A</b> 5 | Source Synch          | Input/Output |
| D5#       | В6         | Source Synch          | Input/Output |
| D6#       | В7         | Source Synch          | Input/Output |
| D7#       | A7         | Source Synch          | Input/Output |
| D8#       | A10        | Source Synch          | Input/Output |
| D9#       | A11        | Source Synch          | Input/Output |
| D10#      | B10        | Source Synch          | Input/Output |
| D11#      | C11        | Source Synch          | Input/Output |
| D12#      | D8         | Source Synch          | Input/Output |
| D13#      | B12        | Source Synch          | Input/Output |
| D14#      | C12        | Source Synch          | Input/Output |
| D15#      | D11        | Source Synch          | Input/Output |
| D16#      | G9         | Source Synch          | Input/Output |
| D17#      | F8         | Source Synch          | Input/Output |
| D18#      | F9         | Source Synch          | Input/Output |
| D19#      | E9         | Source Synch          | Input/Output |
| D20#      | D7         | Source Synch          | Input/Output |
| D21#      | E10        | Source Synch          | Input/Output |
| D22#      | D10        | Source Synch          | Input/Output |
| D23#      | F11        | Source Synch          | Input/Output |
|           |            |                       |              |



Table 21. Alphabetical Land Assignments

Land Signal Land Name **Direction** # **Buffer Type** F12 D24# Input/Output Source Synch D25# D13 Input/Output Source Synch D26# E13 Input/Output Source Synch D27# G13 Input/Output Source Synch D28# F14 Input/Output Source Synch D29# G14 Source Synch Input/Output D30# F15 Input/Output Source Synch D31# G15 Source Synch Input/Output D32# G16 Source Synch Input/Output D33# E15 Source Synch Input/Output D34# E16 Source Synch Input/Output D35# G18 Input/Output Source Synch D36# G17 Input/Output Source Synch D37# F17 Input/Output Source Synch D38# F18 Source Synch Input/Output D39# E18 Input/Output Source Synch D40# E19 Source Synch Input/Output D41# F20 Input/Output Source Synch D42# E21 Source Synch Input/Output D43# F21 Source Synch Input/Output D44# G21 Source Synch Input/Output D45# E22 Source Synch Input/Output D46# D22 Source Synch Input/Output D47# Input/Output G22 Source Synch D48# D20 Input/Output Source Synch D49# D17 Source Synch Input/Output D50# A14 Source Synch Input/Output D51# C15 Input/Output Source Synch D52# C14 Input/Output Source Synch D53# B15 Source Synch Input/Output D54# C18 Source Synch Input/Output D55# B16 Source Synch Input/Output D56# A17 Source Synch Input/Output D57# B18 Input/Output Source Synch D58# C21 Source Synch Input/Output D59# B21 Source Synch Input/Output D60# B19 Input/Output Source Synch D61# A19 Input/Output Source Synch D62# A22 Source Synch Input/Output B22 D63# Input/Output Source Synch DBI0# A8 Source Synch Input/Output Input/Output DBI1# G11 Source Synch

Table 21. Alphabetical Land Assignments

| Land Name     | and         | Signal             |              |
|---------------|-------------|--------------------|--------------|
|               | #           | <b>Buffer Type</b> | Direction    |
| DBI2#         | 019         | Source Synch       | Input/Output |
| DB13# (       | 220         | Source Synch       | Input/Output |
| DBR# A        | AC2         | Power/Other        | Output       |
| DBSY#         | B2          | Common Clock       | Input/Output |
| DEFER#        | G7          | Common Clock       | Input        |
| DRDY#         | C1          | Common Clock       | Input/Output |
| DSTBN0#       | C8          | Source Synch       | Input/Output |
| DSTBN1# C     | G12         | Source Synch       | Input/Output |
| DSTBN2# C     | G20         | Source Synch       | Input/Output |
| DSTBN3#       | 116         | Source Synch       | Input/Output |
| DSTBP0#       | В9          | Source Synch       | Input/Output |
| DSTBP1# E     | <b>E</b> 12 | Source Synch       | Input/Output |
| DSTBP2#       | 319         | Source Synch       | Input/Output |
| DSTBP3#       | C17         | Source Synch       | Input/Output |
| FC0           | Y1          | Power/Other        |              |
| FC3           | J2          | Power/Other        |              |
| FC10 E        | 24          | Power/Other        |              |
| FC15 H        | 129         | Power/Other        |              |
| FC17          | Y3          | Power/Other        |              |
| FC18 A        | AE3         | Power/Other        |              |
| FC20          | E5          | Power/Other        |              |
| FC21          | F6          | Power/Other        |              |
| FC22          | J3          | Power/Other        |              |
| FC23          | 124         | Power/Other        |              |
| FC24          | \K1         | Power/Other        |              |
| FC25          | AL1         | Power/Other        |              |
| FC26 E        | 29          | Power/Other        |              |
| FC29          | U2          | Power/Other        |              |
| FC30          | U3          | Power/Other        |              |
| FC31          | J16         | Power/Other        |              |
| FC32          | 115         | Power/Other        |              |
| FC33          | 116         | Power/Other        |              |
| FC34          | J17         | Power/Other        |              |
| FC35          | H4          | Power/Other        |              |
| FC36 A        | AD3         | Power/Other        |              |
| FC37 A        | AB3         | Power/Other        |              |
| FC39 <i>F</i> | AA2         | Power/Other        |              |
| FC4           | T2          | Power/Other        |              |
| FC40 <i>A</i> | M6          | Power/Other        |              |
| FC8           | AK6         | Power/Other        |              |
| FERR#/PBE#    | R3          | Asynch CMOS        | Output       |
| GTLREF0       | H1          | Power/Other        | Input        |



Table 21. Alphabetical Land Assignments

Land Signal **Land Name Direction Buffer Type** # Power/Other GTLREF1 H2 Input GTLREF2 G10 Power/Other Input GTLREF3 F2 Power/Other Input HIT# D4 Common Clock Input/Output HITM# E4 Common Clock Input/Output IERR# AB2 Asynch CMOS Output IGNNE# N2 Asynch CMOS Input INIT# Р3 Asynch CMOS Input ITP\_CLK0 АК3 TAP Input ITP\_CLK1 AJ3 TAP Input LINTO Κ1 Asynch CMOS Input LINT1 L1 Asynch CMOS Input LOCK# С3 Common Clock Input/Output W1 MSID0 Power/Other Output MSID1 V1 Power/Other Output PECI G5 Power/Other Input/Output PROCHOT# Asynch CMOS Input/Output AL2 PWRGOOD N1 Power/Other Input REQ0# K4 Source Synch Input/Output REQ1# J5 Input/Output Source Synch REQ2# М6 Source Synch Input/Output REQ3# Κ6 Input/Output Source Synch REQ4# J6 Source Synch Input/Output RESERVED A20 RESERVED AC4 RESERVED AE4 RESERVED AE6 RESERVED AH2 RESERVED D1 RESERVED D14 RESERVED D16 RESERVED E23 RESERVED E6 RESERVED E7 RESERVED F23 RESERVED F29 RESERVED G6 RESERVED N4 **RESERVED** N5 RESERVED P5 RESERVED V2 RESET# G23 Common Clock Input

Table 21. Alphabetical Land Assignments

| Land Name  | Land<br># | Signal<br>Buffer Type | Direction |
|------------|-----------|-----------------------|-----------|
| RS0#       | B3        | Common Clock          | Input     |
| RS1#       | F5        | Common Clock          | Input     |
| RS2#       | A3        | Common Clock          | Input     |
| SKTOCC#    | AE8       | Power/Other           | Output    |
| SMI#       | P2        | Asynch CMOS           | Input     |
| STPCLK#    | M3        | Asynch CMOS           | Input     |
| TCK        | AE1       | TAP                   | Input     |
| TDI        | AD1       | TAP                   | Input     |
| TDI M      | W2        | Power/Other           | Input     |
| TDO_W      | AF1       | TAP                   | Output    |
|            | U1        | TAP                   | •         |
| TDO_M      |           |                       | Output    |
| TESTHIO    | F26<br>W3 | Power/Other           | Input     |
| TESTHI1    |           | Power/Other           | Input     |
| TESTHI10   | H5        | Power/Other           | Input     |
| TESTHI11   | P1        | Power/Other           | Input     |
| TESTHI13   | L2        | Power/Other           | Input     |
| TESTHI2    | F25       | Power/Other           | Input     |
| TESTHI3    | G25       | Power/Other           | Input     |
| TESTHI4    | G27       | Power/Other           | Input     |
| TESTHI5    | G26       | Power/Other           | Input     |
| TESTHI6    | G24       | Power/Other           | Input     |
| TESTH17    | F24       | Power/Other           | Input     |
| THERMTRIP# | M2        | Asynch CMOS           | Output    |
| TMS        | AC1       | TAP                   | Input     |
| TRDY#      | E3        | Common Clock          | Input     |
| TRST#      | AG1       | TAP                   | Input     |
| VCC        | AA8       | Power/Other           |           |
| VCC        | AB8       | Power/Other           |           |
| VCC        | AC23      | Power/Other           |           |
| VCC        | AC24      | Power/Other           |           |
| VCC        | AC25      | Power/Other           |           |
| VCC        | AC26      | Power/Other           |           |
| VCC        | AC27      | Power/Other           |           |
| VCC        | AC28      | Power/Other           |           |
| VCC        | AC29      | Power/Other           |           |
| VCC        | AC30      | Power/Other           |           |
| VCC        | AC8       | Power/Other           |           |
| VCC        | AD23      | Power/Other           |           |
| VCC        | AD24      | Power/Other           |           |
| VCC        | AD25      | Power/Other           |           |
| VCC        | AD26      | Power/Other           |           |
| VCC        | AD27      | Power/Other           |           |



Table 21. Alphabetical Land Assignments

Land Signal **Land Name Direction Buffer Type** # VCC AD28 Power/Other VCC AD29 Power/Other VCC AD30 Power/Other VCC AD8 Power/Other VCC AE11 Power/Other VCC AE12 Power/Other VCC AE14 Power/Other VCC AE15 Power/Other VCC AE18 Power/Other VCC AE19 Power/Other VCC AE21 Power/Other VCC AE22 Power/Other VCC AE23 Power/Other VCC AE9 Power/Other VCC AF11 Power/Other VCC AF12 Power/Other VCC AF14 Power/Other VCC AF15 Power/Other VCC AF18 Power/Other VCC AF19 Power/Other VCC AF21 Power/Other VCC AF22 Power/Other VCC AF8 Power/Other VCC AF9 Power/Other VCC AG11 Power/Other VCC AG12 Power/Other VCC AG14 Power/Other VCC AG15 Power/Other VCC AG18 Power/Other VCC AG19 Power/Other VCC AG21 Power/Other VCC AG22 Power/Other VCC AG25 Power/Other VCC AG26 Power/Other VCC AG27 Power/Other VCC AG28 Power/Other VCC AG29 Power/Other VCC AG30 Power/Other VCC AG8 Power/Other VCC AG9 Power/Other VCC AH11 Power/Other VCC Power/Other AH12

Table 21. Alphabetical Land Assignments

| L and Many | Land | Signal             | Discottos |
|------------|------|--------------------|-----------|
| Land Name  | #    | <b>Buffer Type</b> | Direction |
| VCC        | AH14 | Power/Other        |           |
| VCC        | AH15 | Power/Other        |           |
| VCC        | AH18 | Power/Other        |           |
| VCC        | AH19 | Power/Other        |           |
| VCC        | AH21 | Power/Other        |           |
| VCC        | AH22 | Power/Other        |           |
| VCC        | AH25 | Power/Other        |           |
| VCC        | AH26 | Power/Other        |           |
| VCC        | AH27 | Power/Other        |           |
| VCC        | AH28 | Power/Other        |           |
| VCC        | AH29 | Power/Other        |           |
| VCC        | AH30 | Power/Other        |           |
| VCC        | AH8  | Power/Other        |           |
| VCC        | AH9  | Power/Other        |           |
| VCC        | AJ11 | Power/Other        |           |
| VCC        | AJ12 | Power/Other        |           |
| VCC        | AJ14 | Power/Other        |           |
| VCC        | AJ15 | Power/Other        |           |
| VCC        | AJ18 | Power/Other        |           |
| VCC        | AJ19 | Power/Other        |           |
| VCC        | AJ21 | Power/Other        |           |
| VCC        | AJ22 | Power/Other        |           |
| VCC        | AJ25 | Power/Other        |           |
| VCC        | AJ26 | Power/Other        |           |
| VCC        | AJ8  | Power/Other        |           |
| VCC        | AJ9  | Power/Other        |           |
| VCC        | AK11 | Power/Other        |           |
| VCC        | AK12 | Power/Other        |           |
| VCC        | AK14 | Power/Other        |           |
| VCC        | AK15 | Power/Other        |           |
| VCC        | AK18 | Power/Other        |           |
| VCC        | AK19 | Power/Other        |           |
| VCC        | AK21 | Power/Other        |           |
| VCC        | AK22 | Power/Other        |           |
| VCC        | AK25 | Power/Other        |           |
| VCC        | AK26 | Power/Other        |           |
| VCC        | AK8  | Power/Other        |           |
| VCC        | AK9  | Power/Other        |           |
| VCC        | AL11 | Power/Other        |           |
| VCC        | AL12 | Power/Other        |           |
| VCC        | AL14 | Power/Other        |           |
| VCC        | AL15 | Power/Other        |           |



Table 21. Alphabetical Land Assignments

Land Signal Land Name **Direction Buffer Type** # VCC AL18 Power/Other VCC AL19 Power/Other VCC AL21 Power/Other VCC AL22 Power/Other AL25 VCC Power/Other VCC AL26 Power/Other VCC AL29 Power/Other VCC AL30 Power/Other VCC AL8 Power/Other VCC AL9 Power/Other VCC AM11 Power/Other VCC AM12 Power/Other VCC AM14 Power/Other VCC AM15 Power/Other VCC AM18 Power/Other VCC AM19 Power/Other AM21 VCC Power/Other VCC AM22 Power/Other VCC AM25 Power/Other VCC AM26 Power/Other VCC AM29 Power/Other VCC AM30 Power/Other VCC 8MA Power/Other VCC AM9 Power/Other VCC AN11 Power/Other VCC AN12 Power/Other VCC AN14 Power/Other AN15 VCC Power/Other Power/Other VCC AN18 VCC AN19 Power/Other VCC AN21 Power/Other VCC AN22 Power/Other VCC AN25 Power/Other VCC AN26 Power/Other VCC AN29 Power/Other VCC AN30 Power/Other VCC AN8 Power/Other VCC AN9 Power/Other VCC J10 Power/Other VCC J11 Power/Other VCC J12 Power/Other VCC J13 Power/Other

Table 21. Alphabetical Land Assignments

| Land Name | Land<br># | Signal<br>Buffer Type | Direction |
|-----------|-----------|-----------------------|-----------|
| VCC       | J14       | Power/Other           |           |
| VCC       | J15       | Power/Other           |           |
| VCC       | J18       | Power/Other           |           |
| VCC       | J19       | Power/Other           |           |
| VCC       | J20       | Power/Other           |           |
| VCC       | J21       | Power/Other           |           |
| VCC       | J22       | Power/Other           |           |
| VCC       | J23       | Power/Other           |           |
| VCC       | J24       | Power/Other           |           |
| VCC       | J25       | Power/Other           |           |
| VCC       | J26       | Power/Other           |           |
| VCC       | J27       | Power/Other           |           |
| VCC       | J28       | Power/Other           |           |
| VCC       | J29       | Power/Other           |           |
| VCC       | J30       | Power/Other           |           |
| VCC       | J8        | Power/Other           |           |
| VCC       | J9        | Power/Other           |           |
| VCC       | K23       | Power/Other           |           |
| VCC       | K24       | Power/Other           |           |
| VCC       | K25       | Power/Other           |           |
| VCC       | K26       | Power/Other           |           |
| VCC       | K27       | Power/Other           |           |
| VCC       | K28       | Power/Other           |           |
| VCC       | K29       | Power/Other           |           |
| VCC       | K30       | Power/Other           |           |
| VCC       | K8        | Power/Other           |           |
| VCC       | L8        | Power/Other           |           |
| VCC       | M23       | Power/Other           |           |
| VCC       | M24       | Power/Other           |           |
| VCC       | M25       | Power/Other           |           |
| VCC       | M26       | Power/Other           |           |
| VCC       | M27       | Power/Other           |           |
| VCC       | M28       | Power/Other           |           |
| VCC       | M29       | Power/Other           |           |
| VCC       | M30       | Power/Other           |           |
| VCC       | M8        | Power/Other           |           |
| VCC       | N23       | Power/Other           |           |
| VCC       | N24       | Power/Other           |           |
| VCC       | N25       | Power/Other           |           |
| VCC       | N26       | Power/Other           |           |
| VCC       | N27       | Power/Other           |           |
| VCC       | N28       | Power/Other           |           |



Table 21. Alphabetical Land Assignments

Land Signal **Land Name Direction Buffer Type** # VCC N29 Power/Other VCC N30 Power/Other VCC N8 Power/Other VCC Р8 Power/Other VCC R8 Power/Other VCC T23 Power/Other VCC T24 Power/Other VCC T25 Power/Other VCC T26 Power/Other VCC T27 Power/Other T28 VCC Power/Other VCC T29 Power/Other VCC T30 Power/Other VCC T8 Power/Other VCC U23 Power/Other VCC U24 Power/Other VCC U25 Power/Other VCC U26 Power/Other VCC U27 Power/Other VCC U28 Power/Other VCC U29 Power/Other VCC U30 Power/Other VCC U8 Power/Other VCC V8 Power/Other VCC W23 Power/Other VCC W24 Power/Other W25 VCC Power/Other VCC W26 Power/Other VCC W27 Power/Other VCC W28 Power/Other VCC W29 Power/Other VCC W30 Power/Other VCC W8 Power/Other VCC Y23 Power/Other VCC Y24 Power/Other VCC Y25 Power/Other VCC Y26 Power/Other VCC Y27 Power/Other VCC Y28 Power/Other VCC Y29 Power/Other VCC Y30 Power/Other VCC Power/Other Y8

Table 21. Alphabetical Land Assignments

| Land Name             | Land<br># | Signal<br>Buffer Type | Direction |
|-----------------------|-----------|-----------------------|-----------|
| VCC_MB_<br>REGULATION | AN5       | Power/Other           | Output    |
| VCC_SENSE             | AN3       | Power/Other           | Output    |
| VCCA                  | A23       | Power/Other           |           |
| VCCIOPLL              | C23       | Power/Other           |           |
| VCCPLL                | D23       | Power/Other           |           |
| VID_SELECT            | AN7       | Power/Other           | Output    |
| VID0                  | AM2       | Power/Other           | Output    |
| VID1                  | AL5       | Power/Other           | Output    |
| VID2                  | AM3       | Power/Other           | Output    |
| VID3                  | AL6       | Power/Other           | Output    |
| VID4                  | AK4       | Power/Other           | Output    |
| VID5                  | AL4       | Power/Other           | Output    |
| VID6                  | AM5       | Power/Other           | Output    |
| VID7                  | AM7       | Power/Other           | Output    |
| VRDSEL                | AL3       | Power/Other           |           |
| VSS                   | A12       | Power/Other           |           |
| VSS                   | A15       | Power/Other           |           |
| VSS                   | A18       | Power/Other           |           |
| VSS                   | A2        | Power/Other           |           |
| VSS                   | A21       | Power/Other           |           |
| VSS                   | A6        | Power/Other           |           |
| VSS                   | Α9        | Power/Other           |           |
| VSS                   | AA23      | Power/Other           |           |
| VSS                   | AA24      | Power/Other           |           |
| VSS                   | AA25      | Power/Other           |           |
| VSS                   | AA26      | Power/Other           |           |
| VSS                   | AA27      | Power/Other           |           |
| VSS                   | AA28      | Power/Other           |           |
| VSS                   | AA29      | Power/Other           |           |
| VSS                   | AA3       | Power/Other           |           |
| VSS                   | AA30      | Power/Other           |           |
| VSS                   | AA6       | Power/Other           |           |
| VSS                   | AA7       | Power/Other           |           |
| VSS                   | AB1       | Power/Other           |           |
| VSS                   | AB23      | Power/Other           |           |
| VSS                   | AB24      | Power/Other           |           |
| VSS                   | AB25      | Power/Other           |           |
| VSS                   | AB26      | Power/Other           |           |
| VSS                   | AB27      | Power/Other           |           |
| VSS                   | AB28      | Power/Other           |           |
| VSS                   | AB29      | Power/Other           |           |



Table 21. Alphabetical Land Assignments

Land Signal Land Name **Direction Buffer Type** # VSS **AB30** Power/Other VSS AB7 Power/Other VSS AC3 Power/Other VSS AC6 Power/Other VSS AC7 Power/Other VSS AD4 Power/Other VSS AD7 Power/Other VSS AE10 Power/Other VSS AE13 Power/Other VSS AE16 Power/Other VSS AE17 Power/Other VSS AE2 Power/Other VSS AE20 Power/Other VSS AE24 Power/Other VSS AE25 Power/Other AE26 VSS Power/Other VSS AE27 Power/Other VSS AE28 Power/Other VSS AE29 Power/Other VSS AE30 Power/Other VSS AE5 Power/Other VSS AE7 Power/Other VSS AF10 Power/Other VSS AF13 Power/Other VSS AF16 Power/Other VSS AF17 Power/Other VSS AF20 Power/Other VSS AF23 Power/Other Power/Other AF24 VSS VSS AF25 Power/Other VSS AF26 Power/Other VSS AF27 Power/Other VSS AF28 Power/Other VSS AF29 Power/Other VSS AF3 Power/Other VSS AF30 Power/Other VSS AF6 Power/Other VSS AF7 Power/Other **VSS** AG10 Power/Other VSS AG13 Power/Other VSS AG16 Power/Other VSS AG17 Power/Other

Table 21. Alphabetical Land Assignments

| Land Name | Land<br># | Signal<br>Buffer Type | Direction |
|-----------|-----------|-----------------------|-----------|
| VSS       | AG20      | Power/Other           |           |
| VSS       | AG23      | Power/Other           |           |
| VSS       | AG24      | Power/Other           |           |
| VSS       | AG7       | Power/Other           |           |
| VSS       | AH1       | Power/Other           |           |
| VSS       | AH10      | Power/Other           |           |
| VSS       | AH13      | Power/Other           |           |
| VSS       | AH16      | Power/Other           |           |
| VSS       | AH17      | Power/Other           |           |
| VSS       | AH20      | Power/Other           |           |
| VSS       | AH23      | Power/Other           |           |
| VSS       | AH24      | Power/Other           |           |
| VSS       | АН3       | Power/Other           |           |
| VSS       | AH6       | Power/Other           |           |
| VSS       | AH7       | Power/Other           |           |
| VSS       | AJ10      | Power/Other           |           |
| VSS       | AJ13      | Power/Other           |           |
| VSS       | AJ16      | Power/Other           |           |
| VSS       | AJ17      | Power/Other           |           |
| VSS       | AJ20      | Power/Other           |           |
| VSS       | AJ23      | Power/Other           |           |
| VSS       | AJ24      | Power/Other           |           |
| VSS       | AJ27      | Power/Other           |           |
| VSS       | AJ28      | Power/Other           |           |
| VSS       | AJ29      | Power/Other           |           |
| VSS       | AJ30      | Power/Other           |           |
| VSS       | AJ4       | Power/Other           |           |
| VSS       | AJ7       | Power/Other           |           |
| VSS       | AK10      | Power/Other           |           |
| VSS       | AK13      | Power/Other           |           |
| VSS       | AK16      | Power/Other           |           |
| VSS       | AK17      | Power/Other           |           |
| VSS       | AK2       | Power/Other           |           |
| VSS       | AK20      | Power/Other           |           |
| VSS       | AK23      | Power/Other           |           |
| VSS       | AK24      | Power/Other           |           |
| VSS       | AK27      | Power/Other           |           |
| VSS       | AK28      | Power/Other           |           |
| VSS       | AK29      | Power/Other           |           |
| VSS       | AK30      | Power/Other           |           |
| VSS       | AK5       | Power/Other           |           |
| VSS       | AK7       | Power/Other           |           |



Table 21. Alphabetical Land Assignments

Land Signal **Land Name Direction Buffer Type** # AL10 Power/Other VSS VSS AL13 Power/Other VSS AL16 Power/Other VSS AL17 Power/Other VSS AL20 Power/Other VSS AL23 Power/Other VSS AL24 Power/Other VSS AL27 Power/Other VSS AL28 Power/Other VSS AL7 Power/Other VSS AM1 Power/Other AM10 VSS Power/Other VSS AM13 Power/Other VSS AM16 Power/Other VSS AM17 Power/Other VSS AM20 Power/Other VSS AM23 Power/Other VSS AM24 Power/Other VSS AM27 Power/Other VSS AM28 Power/Other VSS AM4 Power/Other VSS AN1 Power/Other VSS AN10 Power/Other VSS AN13 Power/Other VSS AN16 Power/Other AN17 VSS Power/Other VSS AN2 Power/Other VSS AN20 Power/Other VSS AN23 Power/Other VSS AN24 Power/Other VSS AN27 Power/Other VSS AN28 Power/Other VSS В1 Power/Other VSS B11 Power/Other VSS B14 Power/Other VSS B17 Power/Other VSS B20 Power/Other VSS B24 Power/Other VSS B5 Power/Other VSS В8 Power/Other C10 VSS Power/Other Power/Other VSS C13

Table 21. Alphabetical Land Assignments

| Land Name | Land<br># | Signal<br>Buffer Type | Direction |
|-----------|-----------|-----------------------|-----------|
| VSS       | C16       | Power/Other           |           |
| VSS       | C10       | Power/Other           |           |
| VSS       |           |                       |           |
|           | C22       | Power/Other           |           |
| VSS       | C24       | Power/Other           |           |
| VSS       | C4        | Power/Other           |           |
| VSS       | C7        | Power/Other           |           |
| VSS       | D12       | Power/Other           |           |
| VSS       | D15       | Power/Other           |           |
| VSS       | D18       | Power/Other           |           |
| VSS       | D21       | Power/Other           |           |
| VSS       | D24       | Power/Other           |           |
| VSS       | D3        | Power/Other           |           |
| VSS       | D5        | Power/Other           |           |
| VSS       | D6        | Power/Other           |           |
| VSS       | D9        | Power/Other           |           |
| VSS       | E11       | Power/Other           |           |
| VSS       | E14       | Power/Other           |           |
| VSS       | E17       | Power/Other           |           |
| VSS       | E2        | Power/Other           |           |
| VSS       | E20       | Power/Other           |           |
| VSS       | E25       | Power/Other           |           |
| VSS       | E26       | Power/Other           |           |
| VSS       | E27       | Power/Other           |           |
| VSS       | E28       | Power/Other           |           |
| VSS       | E8        | Power/Other           |           |
| VSS       | F10       | Power/Other           |           |
| VSS       | F13       | Power/Other           |           |
| VSS       | F16       | Power/Other           |           |
| VSS       | F19       | Power/Other           |           |
| VSS       | F22       | Power/Other           |           |
| VSS       | F4        | Power/Other           |           |
| VSS       | F7        | Power/Other           |           |
| VSS       | H10       | Power/Other           |           |
| VSS       | H11       | Power/Other           |           |
| VSS       | H12       | Power/Other           |           |
| VSS       | H13       | Power/Other           |           |
| VSS       | H14       | Power/Other           |           |
| VSS       | H17       | Power/Other           |           |
| VSS       | H18       | Power/Other           |           |
| VSS       | H19       | Power/Other           |           |
| VSS       | H20       | Power/Other           |           |
|           |           |                       |           |
| VSS       | H21       | Power/Other           |           |



Table 21. Alphabetical Land Assignments

Land Signal Land Name **Direction Buffer Type** # H22 VSS Power/Other VSS H23 Power/Other VSS H24 Power/Other VSS H25 Power/Other VSS H26 Power/Other VSS H27 Power/Other VSS H28 Power/Other VSS Н3 Power/Other VSS Н6 Power/Other VSS Н7 Power/Other VSS Н8 Power/Other VSS Н9 Power/Other VSS J4 Power/Other VSS J7 Power/Other VSS K2 Power/Other VSS K5 Power/Other K7 VSS Power/Other VSS L23 Power/Other VSS L24 Power/Other VSS L25 Power/Other VSS L26 Power/Other VSS L27 Power/Other VSS L28 Power/Other VSS L29 Power/Other VSS L3 Power/Other VSS L30 Power/Other VSS L6 Power/Other VSS L7 Power/Other M1 Power/Other VSS VSS М7 Power/Other VSS N3 Power/Other VSS N6 Power/Other VSS N7 Power/Other VSS P23 Power/Other VSS P24 Power/Other VSS P25 Power/Other VSS P26 Power/Other VSS P27 Power/Other **VSS** P28 Power/Other VSS P29 Power/Other VSS P30 Power/Other VSS P4 Power/Other

Table 21. Alphabetical Land Assignments

| Land Name             | Land<br># | Signal<br>Buffer Type | Direction |
|-----------------------|-----------|-----------------------|-----------|
| VSS                   | P7        | Power/Other           |           |
| VSS                   | R2        | Power/Other           |           |
| VSS                   | R23       | Power/Other           |           |
| VSS                   | R24       | Power/Other           |           |
| VSS                   | R25       | Power/Other           |           |
| VSS                   | R26       | Power/Other           |           |
| VSS                   | R27       | Power/Other           |           |
| VSS                   | R28       | Power/Other           |           |
| VSS                   | R29       | Power/Other           |           |
| VSS                   | R30       | Power/Other           |           |
| VSS                   | R5        | Power/Other           |           |
| VSS                   | R7        | Power/Other           |           |
| VSS                   | T3        | Power/Other           |           |
| VSS                   | T6        | Power/Other           |           |
| VSS                   | T7        | Power/Other           |           |
| VSS                   | U7        | Power/Other           |           |
| VSS                   | V23       | Power/Other           |           |
| VSS                   | V24       | Power/Other           |           |
| VSS                   | V25       | Power/Other           |           |
| VSS                   | V26       | Power/Other           |           |
| VSS                   | V27       | Power/Other           |           |
| VSS                   | V28       | Power/Other           |           |
| VSS                   | V29       | Power/Other           |           |
| VSS                   | V3        | Power/Other           |           |
| VSS                   | V30       | Power/Other           |           |
| VSS                   | V6        | Power/Other           |           |
| VSS                   | V7        | Power/Other           |           |
| VSS                   | W4        | Power/Other           |           |
| VSS                   | W7        | Power/Other           |           |
| VSS                   | Y2        | Power/Other           |           |
| VSS                   | Y5        | Power/Other           |           |
| VSS                   | Y7        | Power/Other           |           |
| VSS_MB_<br>REGULATION | AN6       | Power/Other           | Output    |
| VSS_SENSE             | AN4       | Power/Other           | Output    |
| VSSA                  | B23       | Power/Other           |           |
| VTT                   | A25       | Power/Other           |           |
| VTT                   | A26       | Power/Other           |           |
| VTT                   | A27       | Power/Other           |           |
| VTT                   | A28       | Power/Other           |           |
| VTT                   | A29       | Power/Other           |           |
| VTT                   | A30       | Power/Other           |           |
| VTT                   | B25       | Power/Other           |           |



Table 21. Alphabetical Land Assignments

|                   |           | 3                     |           |
|-------------------|-----------|-----------------------|-----------|
| Land Name         | Land<br># | Signal<br>Buffer Type | Direction |
| VTT               | B26       | Power/Other           |           |
| VTT               | B27       | Power/Other           |           |
| VTT               | B28       | Power/Other           |           |
| VTT               | B29       | Power/Other           |           |
| VTT               | B30       | Power/Other           |           |
| VTT               | C25       | Power/Other           |           |
| VTT               | C26       | Power/Other           |           |
| VTT               | C27       | Power/Other           |           |
| VTT               | C28       | Power/Other           |           |
| VTT               | C29       | Power/Other           |           |
| VTT               | C30       | Power/Other           |           |
| VTT               | D25       | Power/Other           |           |
| VTT               | D26       | Power/Other           |           |
| VTT               | D27       | Power/Other           |           |
| VTT               | D28       | Power/Other           |           |
| VTT               | D29       | Power/Other           |           |
| VTT               | D30       | Power/Other           |           |
| VTT_OUT_<br>LEFT  | J1        | Power/Other           | Output    |
| VTT_OUT_<br>RIGHT | AA1       | Power/Other           | Output    |
| VTT_SEL           | F27       | Power/Other           | Output    |



Table 22. Numerical Land Assignment

Signal Buffer Land **Land Name** Direction **Type** VSS A2 Power/Other Common Clock А3 RS2# Input Α4 D02# Input/Output Source Synch D04# Α5 Source Synch Input/Output VSS Α6 Power/Other Α7 D07# Source Synch Input/Output A8 DBI0# Source Synch Input/Output Α9 VSS Power/Other A10 D08# Source Synch Input/Output D09# A11 Source Synch Input/Output A12 VSS Power/Other COMP0 A13 Power/Other Input D50# A14 Source Synch Input/Output A15 VSS Power/Other A16 DSTBN3# Input/Output Source Synch A17 D56# Source Synch Input/Output VSS A18 Power/Other D61# A19 Source Synch Input/Output A20 RESERVED A21 VSS Power/Other A22 D62# Source Synch Input/Output A23 VCCA Power/Other A24 FC23 Power/Other A25 VTT Power/Other VTT Power/Other A26 VTT Power/Other A27 A28 VTT Power/Other A29 VTT Power/Other A30 VTT Power/Other VSS В1 Power/Other B2 DBSY# Common Clock Input/Output ВЗ RS0# Common Clock Input В4 D00# Source Synch Input/Output B5 VSS Power/Other В6 D05# Source Synch Input/Output В7 D06# Source Synch Input/Output B8 VSS Power/Other DSTBP0# В9 Source Synch | Input/Output B10 D10# Input/Output Source Synch B11 VSS Power/Other B12 D13# Source Synch Input/Output B13 COMP8 Power/Other Input

Table 22. Numerical Land Assignment

| Land<br># | Land Name | Signal Buffer<br>Type | Direction    |
|-----------|-----------|-----------------------|--------------|
| B14       | VSS       | Power/Other           |              |
| B15       | D53#      | Source Synch          | Input/Output |
| B16       | D55#      | Source Synch          | Input/Output |
| B17       | VSS       | Power/Other           |              |
| B18       | D57#      | Source Synch          | Input/Output |
| B19       | D60#      | Source Synch          | Input/Output |
| B20       | VSS       | Power/Other           |              |
| B21       | D59#      | Source Synch          | Input/Output |
| B22       | D63#      | Source Synch          | Input/Output |
| B23       | VSSA      | Power/Other           |              |
| B24       | VSS       | Power/Other           |              |
| B25       | VTT       | Power/Other           |              |
| B26       | VTT       | Power/Other           |              |
| B27       | VTT       | Power/Other           |              |
| B28       | VTT       | Power/Other           |              |
| B29       | VTT       | Power/Other           |              |
| B30       | VTT       | Power/Other           |              |
| C1        | DRDY#     | Common Clock          | Input/Output |
| C2        | BNR#      | Common Clock          | Input/Output |
| C3        | LOCK#     | Common Clock          | Input/Output |
| C4        | VSS       | Power/Other           |              |
| C5        | D01#      | Source Synch          | Input/Output |
| C6        | D03#      | Source Synch          | Input/Output |
| C7        | VSS       | Power/Other           |              |
| C8        | DSTBN0#   | Source Synch          | Input/Output |
| С9        | BPMb1#    | Common<br>Clock       | Input/Output |
| C10       | VSS       | Power/Other           |              |
| C11       | D11#      | Source Synch          | Input/Output |
| C12       | D14#      | Source Synch          | Input/Output |
| C13       | VSS       | Power/Other           |              |
| C14       | D52#      | Source Synch          | Input/Output |
| C15       | D51#      | Source Synch          | Input/Output |
| C16       | VSS       | Power/Other           |              |
| C17       | DSTBP3#   | Source Synch          | Input/Output |
| C18       | D54#      | Source Synch          | Input/Output |
| C19       | VSS       | Power/Other           |              |
| C20       | DBI3#     | Source Synch          | Input/Output |
| C21       | D58#      | Source Synch          | Input/Output |
| C22       | VSS       | Power/Other           |              |
| C23       | VCCIOPLL  | Power/Other           |              |
| C24       | VSS       | Power/Other           |              |
| C25       | VTT       | Power/Other           |              |



Table 22. Numerical Land Assignment

Signal Buffer Land **Land Name Direction Type** C26 VTT Power/Other C27 VTT Power/Other C28 VTT Power/Other C29 VTT Power/Other C30 VTT Power/Other D1 **RESERVED** D2 ADS# Common Clock Input/Output VSS Power/Other D3 HIT# Common Clock Input/Output D4 D5 VSS Power/Other D6 VSS Power/Other D7 D20# Source Synch Input/Output D8 D12# Source Synch Input/Output D9 VSS Power/Other D10 D22# Source Synch Input/Output D11 D15# Input/Output Source Synch D12 VSS Power/Other D13 D25# Source Synch Input/Output D14 **RESERVED** D15 VSS Power/Other D16 RESERVED D17 D49# Input/Output Source Synch D18 VSS Power/Other DBI2# D19 Source Synch Input/Output Input/Output D48# D20 Source Synch D21 VSS Power/Other D22 D46# Source Synch Input/Output D23 VCCPLL Power/Other D24 VSS Power/Other D25 VTT Power/Other D26 VTT Power/Other D27 VTT Power/Other D28 VTT Power/Other D29 VTT Power/Other D30 VTT Power/Other VSS Power/Other E2 Common Clock TRDY# F3 Input E4 HITM# Common Clock Input/Output FC20 Power/Other E5 E6 **RESERVED** E7 RESERVED E8 VSS Power/Other

Table 22. Numerical Land Assignment

| Assignment |           |                       | 1            |
|------------|-----------|-----------------------|--------------|
| Land<br>#  | Land Name | Signal Buffer<br>Type | Direction    |
| E9         | D19#      | Source Synch          | Input/Output |
| E10        | D21#      | Source Synch          | Input/Output |
| E11        | VSS       | Power/Other           |              |
| E12        | DSTBP1#   | Source Synch          | Input/Output |
| E13        | D26#      | Source Synch          | Input/Output |
| E14        | VSS       | Power/Other           |              |
| E15        | D33#      | Source Synch          | Input/Output |
| E16        | D34#      | Source Synch          | Input/Output |
| E17        | VSS       | Power/Other           |              |
| E18        | D39#      | Source Synch          | Input/Output |
| E19        | D40#      | Source Synch          | Input/Output |
| E20        | VSS       | Power/Other           |              |
| E21        | D42#      | Source Synch          | Input/Output |
| E22        | D45#      | Source Synch          | Input/Output |
| E23        | RESERVED  |                       |              |
| E24        | FC10      | Power/Other           |              |
| E25        | VSS       | Power/Other           |              |
| E26        | VSS       | Power/Other           |              |
| E27        | VSS       | Power/Other           |              |
| E28        | VSS       | Power/Other           |              |
| E29        | FC26      | Power/Other           |              |
| F2         | GTLREF3   | Power/Other           | Input        |
| F3         | BR0#      | Common Clock          | Input/Output |
| F4         | VSS       | Power/Other           |              |
| F5         | RS1#      | Common Clock          | Input        |
| F6         | FC21      | Power/Other           |              |
| F7         | VSS       | Power/Other           |              |
| F8         | D17#      | Source Synch          | Input/Output |
| F9         | D18#      | Source Synch          | Input/Output |
| F10        | VSS       | Power/Other           |              |
| F11        | D23#      | Source Synch          | Input/Output |
| F12        | D24#      | Source Synch          | Input/Output |
| F13        | VSS       | Power/Other           |              |
| F14        | D28#      | Source Synch          | Input/Output |
| F15        | D30#      | Source Synch          | Input/Output |
| F16        | VSS       | Power/Other           |              |
| F17        | D37#      | Source Synch          | Input/Output |
| F18        | D38#      | Source Synch          | Input/Output |
| F19        | VSS       | Power/Other           |              |
| F20        | D41#      | Source Synch          | Input/Output |
| F21        | D43#      | Source Synch          | Input/Output |
| F22        | VSS       | Power/Other           |              |



Table 22. Numerical Land Assignment

Land Signal Buffer **Land Name** Direction **Type** F23 RESERVED F24 TESTH17 Power/Other Input F25 TESTH12 Power/Other Input TESTHI0 F26 Power/Other Input VTT SEL Power/Other Output F27 F28 BCLK0 Clock Input F29 RESERVED G1 BPMb0# Common Clock Input/Output G2 COMP2 Power/Other Input G3 BPMb3# Common Clock Input/Output G4 BPMb2# Common Clock Input/Output G5 PECI Input/Output Power/Other RESERVED G6 G7 DEFER# Common Clock Input G8 BPRI# Common Clock Input G9 D16# Source Synch Input/Output Power/Other G10 GTLREF2 Input DBI1# Source Synch G11 Input/Output G12 DSTBN1# Source Synch Input/Output G13 D27# Input/Output Source Synch G14 D29# Input/Output Source Synch G15 D31# Source Synch Input/Output G16 D32# Source Synch Input/Output G17 D36# Source Synch Input/Output D35# Source Synch Input/Output G18 DSTBP2# G19 Source Synch Input/Output G20 DSTBN2# Source Synch Input/Output G21 D44# Input/Output Source Synch G22 D47# Input/Output Source Synch Common Clock G23 RESET# Input TESTHI6 G24 Power/Other Input G25 TESTHI3 Power/Other Input G26 TESTHI5 Power/Other Input G27 TESTHI4 Power/Other Input G28 BCLK1 Clock Input G29 **BSELO** Power/Other Output G30 BSEL2 Power/Other Output H1 GTLREF0 Power/Other Input H2 GTLREF1 Power/Other Input Н3 VSS Power/Other H4 FC35 Power/Other Н5 TESTHI10 Power/Other Input

Table 22. Numerical Land Assignment

| Land<br># | Land Name    | Signal Buffer<br>Type | Direction    |
|-----------|--------------|-----------------------|--------------|
| Н6        | VSS          | Power/Other           |              |
| H7        | VSS          | Power/Other           |              |
| Н8        | VSS          | Power/Other           |              |
| H9        | VSS          | Power/Other           |              |
| H10       | VSS          | Power/Other           |              |
| H11       | VSS          | Power/Other           |              |
| H12       | VSS          | Power/Other           |              |
| H13       | VSS          | Power/Other           |              |
| H14       | VSS          | Power/Other           |              |
| H15       | FC32         | Power/Other           |              |
| H16       | FC33         | Power/Other           |              |
| H17       | VSS          | Power/Other           |              |
| H18       | VSS          | Power/Other           |              |
| H19       | VSS          | Power/Other           |              |
| H20       | VSS          | Power/Other           |              |
| H21       | VSS          | Power/Other           |              |
| H22       | VSS          | Power/Other           |              |
| H23       | VSS          | Power/Other           |              |
| H24       | VSS          | Power/Other           |              |
| H25       | VSS          | Power/Other           |              |
| H26       | VSS          | Power/Other           |              |
| H27       | VSS          | Power/Other           |              |
| H28       | VSS          | Power/Other           |              |
| H29       | FC15         | Power/Other           |              |
| H30       | BSEL1        | Power/Other           | Output       |
| J1        | VTT_OUT_LEFT | Power/Other           | Output       |
| J2        | FC3          | Power/Other           |              |
| J3        | FC22         | Power/Other           |              |
| J4        | VSS          | Power/Other           |              |
| J5        | REQ1#        | Source Synch          | Input/Output |
| J6        | REQ4#        | Source Synch          | Input/Output |
| J7        | VSS          | Power/Other           |              |
| J8        | VCC          | Power/Other           |              |
| J9        | VCC          | Power/Other           |              |
| J10       | VCC          | Power/Other           |              |
| J11       | VCC          | Power/Other           |              |
| J12       | VCC          | Power/Other           |              |
| J13       | VCC          | Power/Other           |              |
| J14       | VCC          | Power/Other           |              |
| J15       | VCC          | Power/Other           |              |
| J16       | FC31         | Power/Other           |              |
| J17       | FC34         | Power/Other           |              |
|           |              |                       |              |



Table 22. Numerical Land Assignment

Signal Buffer Land **Land Name Direction Type** J18 VCC Power/Other J19 VCC Power/Other J20 VCC Power/Other J21 VCC Power/Other J22 VCC Power/Other J23 VCC Power/Other J24 VCC Power/Other VCC J25 Power/Other J26 VCC Power/Other J27 VCC Power/Other J28 VCC Power/Other VCC Power/Other J29 J30 VCC Power/Other K1 LINTO Asynch CMOS Input K2 VSS Power/Other К3 A20M# Asynch CMOS Input K4 REQ0# Source Synch Input/Output K5 VSS Power/Other Κ6 REQ3# Source Synch Input/Output VSS K7 Power/Other VCC Power/Other Κ8 VCC K23 Power/Other K24 VCC Power/Other VCC Power/Other K25 Power/Other VCC K26 K27 VCC Power/Other VCC K28 Power/Other K29 VCC Power/Other K30 VCC Power/Other L1 LINT1 Asynch CMOS Input L2 TESTHI13 Power/Other Input L3 VSS Power/Other L4 A06# Source Synch Input/Output L5 A03# Source Synch Input/Output VSS Power/Other L6 VSS L7 Power/Other Power/Other L8 VCC L23 VSS Power/Other L24 VSS Power/Other L25 VSS Power/Other L26 VSS Power/Other L27 VSS Power/Other

Table 22. Numerical Land Assignment

|           | Assignment |                       |              |
|-----------|------------|-----------------------|--------------|
| Land<br># | Land Name  | Signal Buffer<br>Type | Direction    |
| L28       | VSS        | Power/Other           |              |
| L29       | VSS        | Power/Other           |              |
| L30       | VSS        | Power/Other           |              |
| M1        | VSS        | Power/Other           |              |
| M2        | THERMTRIP# | Asynch CMOS           | Output       |
| М3        | STPCLK#    | Asynch CMOS           | Input        |
| M4        | A07#       | Source Synch          | Input/Output |
| M5        | A05#       | Source Synch          | Input/Output |
| M6        | REQ2#      | Source Synch          | Input/Output |
| M7        | VSS        | Power/Other           |              |
| M8        | VCC        | Power/Other           |              |
| M23       | VCC        | Power/Other           |              |
| M24       | VCC        | Power/Other           |              |
| M25       | VCC        | Power/Other           |              |
| M26       | VCC        | Power/Other           |              |
| M27       | VCC        | Power/Other           |              |
| M28       | VCC        | Power/Other           |              |
| M29       | VCC        | Power/Other           |              |
| M30       | VCC        | Power/Other           |              |
| N1        | PWRGOOD    | Power/Other           | Input        |
| N2        | IGNNE#     | Asynch CMOS           | Input        |
| N3        | VSS        | Power/Other           |              |
| N4        | RESERVED   |                       |              |
| N5        | RESERVED   |                       |              |
| N6        | VSS        | Power/Other           |              |
| N7        | VSS        | Power/Other           |              |
| N8        | VCC        | Power/Other           |              |
| N23       | VCC        | Power/Other           |              |
| N24       | VCC        | Power/Other           |              |
| N25       | VCC        | Power/Other           |              |
| N26       | VCC        | Power/Other           |              |
| N27       | VCC        | Power/Other           |              |
| N28       | VCC        | Power/Other           |              |
| N29       | VCC        | Power/Other           |              |
| N30       | VCC        | Power/Other           |              |
| P1        | TESTHI11   | Power/Other           | Input        |
| P2        | SMI#       | Asynch CMOS           | Input        |
| Р3        | INIT#      | Asynch CMOS           | Input        |
| P4        | VSS        | Power/Other           |              |
| P5        | RESERVED   |                       |              |
| P6        | A04#       | Source Synch          | Input/Output |
| P7        | VSS        | Power/Other           |              |



Table 22. Numerical Land Assignment

Signal Buffer Land **Land Name Direction Type** Р8 VCC Power/Other VSS P23 Power/Other P24 VSS Power/Other P25 VSS Power/Other P26 VSS Power/Other P27 VSS Power/Other P28 VSS Power/Other P29 VSS Power/Other P30 VSS Power/Other COMP3 R1 Power/Other Input R2 VSS Power/Other R3 FERR#/PBE# Asynch CMOS Output A08# R4 Source Synch Input/Output R5 VSS Power/Other R6 ADSTB0# Source Synch Input/Output R7 VSS Power/Other VCC R8 Power/Other R23 VSS Power/Other R24 VSS Power/Other R25 VSS Power/Other R26 VSS Power/Other R27 VSS Power/Other R28 VSS Power/Other R29 VSS Power/Other R30 VSS Power/Other COMP1 Power/Other T1 Input T2 FC4 Power/Other Т3 VSS Power/Other Τ4 A11# Source Synch Input/Output T5 A09# Input/Output Source Synch Т6 VSS Power/Other T7 VSS Power/Other T8 VCC Power/Other T23 VCC Power/Other T24 VCC Power/Other T25 VCC Power/Other T26 VCC Power/Other VCC T27 Power/Other VCC T28 Power/Other T29 VCC Power/Other T30 VCC Power/Other U1 TDO\_M TAP Output

Table 22. Numerical Land Assignment

|           |           | <del>-</del>          | 1            |
|-----------|-----------|-----------------------|--------------|
| Land<br># | Land Name | Signal Buffer<br>Type | Direction    |
| U2        | FC29      | Power/Other           |              |
| U3        | FC30      | Power/Other           |              |
| U4        | A13#      | Source Synch          | Input/Output |
| U5        | A12#      | Source Synch          | Input/Output |
| U6        | A10#      | Source Synch          | Input/Output |
| U7        | VSS       | Power/Other           |              |
| U8        | VCC       | Power/Other           |              |
| U23       | VCC       | Power/Other           |              |
| U24       | VCC       | Power/Other           |              |
| U25       | VCC       | Power/Other           |              |
| U26       | VCC       | Power/Other           |              |
| U27       | VCC       | Power/Other           |              |
| U28       | VCC       | Power/Other           |              |
| U29       | VCC       | Power/Other           |              |
| U30       | VCC       | Power/Other           |              |
| V1        | MSID1     | Power/Other           | Output       |
| V2        | RESERVED  |                       |              |
| V3        | VSS       | Power/Other           |              |
| V4        | A15#      | Source Synch          | Input/Output |
| V5        | A14#      | Source Synch          | Input/Output |
| V6        | VSS       | Power/Other           |              |
| V7        | VSS       | Power/Other           |              |
| V8        | VCC       | Power/Other           |              |
| V23       | VSS       | Power/Other           |              |
| V24       | VSS       | Power/Other           |              |
| V25       | VSS       | Power/Other           |              |
| V26       | VSS       | Power/Other           |              |
| V27       | VSS       | Power/Other           |              |
| V28       | VSS       | Power/Other           |              |
| V29       | VSS       | Power/Other           |              |
| V30       | VSS       | Power/Other           |              |
| W1        | MSID0     | Power/Other           | Output       |
| W2        | TDI_M     | Power/Other           | Input        |
| W3        | TESTHI1   | Power/Other           | Input        |
| W4        | VSS       | Power/Other           |              |
| W5        | A16#      | Source Synch          | Input/Output |
| W6        | A18#      | Source Synch          | Input/Output |
| W7        | VSS       | Power/Other           |              |
| W8        | VCC       | Power/Other           |              |
| W23       | VCC       | Power/Other           |              |
| W24       | VCC       | Power/Other           |              |
| W25       | VCC       | Power/Other           |              |
|           |           |                       |              |



Table 22. Numerical Land Assignment

Signal Buffer Land **Land Name Direction Type** W26 VCC Power/Other W27 VCC Power/Other W28 VCC Power/Other W29 VCC Power/Other W30 VCC Power/Other Υ1 FC0 Power/Other Y2 VSS Power/Other FC17 Υ3 Power/Other Source Synch | Input/Output A20# Υ4 Y5 VSS Power/Other Y6 A19# Input/Output Source Synch Υ7 VSS Power/Other Y8 VCC Power/Other Y23 VCC Power/Other Y24 VCC Power/Other Y25 VCC Power/Other Y26 VCC Power/Other Y27 VCC Power/Other Y28 VCC Power/Other VCC Y29 Power/Other VCC Power/Other Y30 VTT\_OUT\_ Power/Other AA1 Output RIGHT FC39 AA2 Power/Other AA3 VSS Power/Other AA4 A21# Source Synch Input/Output AA5 A23# Input/Output Source Synch VSS AA6 Power/Other AA7 VSS Power/Other AA8 VCC Power/Other AA23 VSS Power/Other AA24 VSS Power/Other AA25 VSS Power/Other AA26 VSS Power/Other AA27 VSS Power/Other AA28 VSS Power/Other AA29 VSS Power/Other AA30 VSS Power/Other AB1 VSS Power/Other IERR# AB2 Asynch CMOS Output AB3 FC37 Power/Other AB4 Input/Output A26# Source Synch AB5 A24# Source Synch Input/Output

Table 22. Numerical Land Assignment

| Assignment |           |                       |              |
|------------|-----------|-----------------------|--------------|
| Land<br>#  | Land Name | Signal Buffer<br>Type | Direction    |
| AB6        | A17#      | Source Synch          | Input/Output |
| AB7        | VSS       | Power/Other           |              |
| AB8        | VCC       | Power/Other           |              |
| AB23       | VSS       | Power/Other           |              |
| AB24       | VSS       | Power/Other           |              |
| AB25       | VSS       | Power/Other           |              |
| AB26       | VSS       | Power/Other           |              |
| AB27       | VSS       | Power/Other           |              |
| AB28       | VSS       | Power/Other           |              |
| AB29       | VSS       | Power/Other           |              |
| AB30       | VSS       | Power/Other           |              |
| AC1        | TMS       | TAP                   | Input        |
| AC2        | DBR#      | Power/Other           | Output       |
| AC3        | VSS       | Power/Other           |              |
| AC4        | RESERVED  |                       |              |
| AC5        | A25#      | Source Synch          | Input/Output |
| AC6        | VSS       | Power/Other           |              |
| AC7        | VSS       | Power/Other           |              |
| AC8        | VCC       | Power/Other           |              |
| AC23       | VCC       | Power/Other           |              |
| AC24       | VCC       | Power/Other           |              |
| AC25       | VCC       | Power/Other           |              |
| AC26       | VCC       | Power/Other           |              |
| AC27       | VCC       | Power/Other           |              |
| AC28       | VCC       | Power/Other           |              |
| AC29       | VCC       | Power/Other           |              |
| AC30       | VCC       | Power/Other           |              |
| AD1        | TDI       | TAP                   | Input        |
| AD2        | BPM2#     | Common Clock          | Input/Output |
| AD3        | FC36      | Power/Other           |              |
| AD4        | VSS       | Power/Other           |              |
| AD5        | ADSTB1#   | Source Synch          | Input/Output |
| AD6        | A22#      | Source Synch          | Input/Output |
| AD7        | VSS       | Power/Other           |              |
| AD8        | VCC       | Power/Other           |              |
| AD23       | VCC       | Power/Other           |              |
| AD24       | VCC       | Power/Other           |              |
| AD25       | VCC       | Power/Other           |              |
| AD26       | VCC       | Power/Other           |              |
| AD27       | VCC       | Power/Other           |              |
| AD28       | VCC       | Power/Other           |              |
| AD29       | VCC       | Power/Other           |              |



Table 22. Numerical Land Assignment

Signal Buffer Land **Land Name Direction Type** AD30 VCC Power/Other AE1 TCK TAP Input AE2 VSS Power/Other FC18 Power/Other AE3 AE4 RESERVED AE5 VSS Power/Other AE6 RESERVED AE7 VSS AE8 SKTOCC# Power/Other Output VCC AE9 Power/Other AE10 VSS Power/Other AE11 VCC Power/Other VCC Power/Other AE12 AE13 VSS Power/Other AE14 VCC Power/Other AE15 VCC Power/Other VSS AE16 Power/Other AE17 VSS Power/Other AE18 VCC Power/Other AE19 VCC Power/Other AE20 VSS Power/Other AE21 VCC Power/Other AE22 VCC Power/Other AE23 VCC Power/Other AE24 VSS Power/Other VSS AE25 Power/Other AE26 VSS Power/Other AE27 VSS Power/Other AE28 VSS Power/Other AE29 VSS Power/Other AE30 VSS Power/Other AF1 TDO TAP Output Common Clock Input/Output AF2 BPM4# AF3 VSS Power/Other AF4 A28# Source Synch Input/Output AF5 A27# Source Synch Input/Output VSS AF6 Power/Other AF7 VSS Power/Other VCC AF8 Power/Other AF9 VCC Power/Other AF10 VSS Power/Other AF11 VCC Power/Other

Table 22. Numerical Land Assignment

| Land<br># | Land Name | Signal Buffer<br>Type | Direction    |
|-----------|-----------|-----------------------|--------------|
| AF12      | VCC       | Power/Other           |              |
| AF13      | VSS       | Power/Other           |              |
| AF14      | VCC       | Power/Other           |              |
| AF15      | VCC       | Power/Other           |              |
| AF16      | VSS       | Power/Other           |              |
| AF17      | VSS       | Power/Other           |              |
| AF18      | VCC       | Power/Other           |              |
| AF19      | VCC       | Power/Other           |              |
| AF20      | VSS       | Power/Other           |              |
| AF21      | VCC       | Power/Other           |              |
| AF22      | VCC       | Power/Other           |              |
| AF23      | VSS       | Power/Other           |              |
| AF24      | VSS       | Power/Other           |              |
| AF25      | VSS       | Power/Other           |              |
| AF26      | VSS       | Power/Other           |              |
| AF27      | VSS       | Power/Other           |              |
| AF28      | VSS       | Power/Other           |              |
| AF29      | VSS       | Power/Other           |              |
| AF30      | VSS       | Power/Other           |              |
| AG1       | TRST#     | TAP                   | Input        |
| AG2       | BPM3#     | Common Clock          | Input/Output |
| AG3       | BPM5#     | Common Clock          | Input/Output |
| AG4       | A30#      | Source Synch          | Input/Output |
| AG5       | A31#      | Source Synch          | Input/Output |
| AG6       | A29#      | Source Synch          | Input/Output |
| AG7       | VSS       | Power/Other           |              |
| AG8       | VCC       | Power/Other           |              |
| AG9       | VCC       | Power/Other           |              |
| AG10      | VSS       | Power/Other           |              |
| AG11      | VCC       | Power/Other           |              |
| AG12      | VCC       | Power/Other           |              |
| AG13      | VSS       | Power/Other           |              |
| AG14      | VCC       | Power/Other           |              |
| AG15      | VCC       | Power/Other           |              |
| AG16      | VSS       | Power/Other           |              |
| AG17      | VSS       | Power/Other           |              |
| AG18      | VCC       | Power/Other           |              |
| AG19      | VCC       | Power/Other           |              |
| AG20      | VSS       | Power/Other           |              |
| AG21      | VCC       | Power/Other           |              |
| AG22      | VCC       | Power/Other           |              |
| AG23      | VSS       | Power/Other           |              |
|           |           |                       |              |



Table 22. Numerical Land Assignment

Signal Buffer Land **Land Name Direction Type** AG24 VSS Power/Other AG25 VCC Power/Other AG26 VCC Power/Other AG27 VCC Power/Other AG28 VCC Power/Other AG29 VCC Power/Other AG30 VCC Power/Other VSS AH1 Power/Other RESERVED AH2 АН3 VSS Power/Other AH4 A32# Input/Output Source Synch AH5 Input/Output A33# Source Synch AH6 VSS Power/Other AH7 VSS Power/Other AH8 VCC Power/Other AH9 VCC Power/Other AH10 VSS Power/Other AH11 VCC Power/Other AH12 VCC Power/Other AH13 VSS Power/Other VCC Power/Other AH14 VCC AH15 Power/Other AH16 VSS Power/Other AH17 VSS Power/Other Power/Other AH18 VCC AH19 VCC Power/Other AH20 VSS Power/Other AH21 VCC Power/Other AH22 VCC Power/Other AH23 VSS Power/Other AH24 VSS Power/Other AH25 VCC Power/Other AH26 VCC Power/Other AH27 VCC Power/Other AH28 VCC Power/Other VCC AH29 Power/Other Power/Other AH30 VCC AJ1 BPM1# Common Clock Input/Output BPM0# Common Clock Input/Output AJ2 AJ3 ITP\_CLK1 TAP Input AJ4 VSS Power/Other AJ5 A34# Source Synch Input/Output

Table 22. Numerical Land Assignment

| Assignment |           |                       |              |
|------------|-----------|-----------------------|--------------|
| Land<br>#  | Land Name | Signal Buffer<br>Type | Direction    |
| AJ6        | A35#      | Source Synch          | Input/Output |
| AJ7        | VSS       | Power/Other           |              |
| AJ8        | VCC       | Power/Other           |              |
| AJ9        | VCC       | Power/Other           |              |
| AJ10       | VSS       | Power/Other           |              |
| AJ11       | VCC       | Power/Other           |              |
| AJ12       | VCC       | Power/Other           |              |
| AJ13       | VSS       | Power/Other           |              |
| AJ14       | VCC       | Power/Other           |              |
| AJ15       | VCC       | Power/Other           |              |
| AJ16       | VSS       | Power/Other           |              |
| AJ17       | VSS       | Power/Other           |              |
| AJ18       | VCC       | Power/Other           |              |
| AJ19       | VCC       | Power/Other           |              |
| AJ20       | VSS       | Power/Other           |              |
| AJ21       | VCC       | Power/Other           |              |
| AJ22       | VCC       | Power/Other           |              |
| AJ23       | VSS       | Power/Other           |              |
| AJ24       | VSS       | Power/Other           |              |
| AJ25       | VCC       | Power/Other           |              |
| AJ26       | VCC       | Power/Other           |              |
| AJ27       | VSS       | Power/Other           |              |
| AJ28       | VSS       | Power/Other           |              |
| AJ29       | VSS       | Power/Other           |              |
| AJ30       | VSS       | Power/Other           |              |
| AK1        | FC24      | Power/Other           |              |
| AK2        | VSS       | Power/Other           |              |
| AK3        | ITP_CLK0  | TAP                   | Input        |
| AK4        | VID4      | Power/Other           | Output       |
| AK5        | VSS       | Power/Other           |              |
| AK6        | FC8       | Power/Other           |              |
| AK7        | VSS       | Power/Other           |              |
| AK8        | VCC       | Power/Other           |              |
| AK9        | VCC       | Power/Other           |              |
| AK10       | VSS       | Power/Other           |              |
| AK11       | VCC       | Power/Other           |              |
| AK12       | VCC       | Power/Other           |              |
| AK13       | VSS       | Power/Other           |              |
| AK14       | VCC       | Power/Other           |              |
| AK15       | VCC       | Power/Other           |              |
| AK16       | VSS       | Power/Other           |              |
| AK17       | VSS       | Power/Other           |              |



Table 22. Numerical Land Assignment

Land Signal Buffer **Land Name Direction Type** AK18 VCC Power/Other AK19 VCC Power/Other AK20 VSS Power/Other AK21 VCC Power/Other AK22 VCC Power/Other AK23 VSS Power/Other AK24 VSS Power/Other AK25 VCC Power/Other AK26 VCC Power/Other VSS AK27 Power/Other AK28 VSS Power/Other AK29 VSS Power/Other VSS AK30 Power/Other AL1 FC25 Power/Other AL2 PROCHOT# Asynch CMOS Input/Output VRDSEL AL3 Power/Other VID5 AL4 Power/Other Output AL5 VID1 Power/Other Output AL6 VID3 Power/Other Output AL7 VSS Power/Other AL8 VCC Power/Other AL9 VCC Power/Other AL10 VSS Power/Other AL11 VCC Power/Other AL12 VCC Power/Other VSS AL13 Power/Other AL14 VCC Power/Other AL15 VCC Power/Other AL16 VSS Power/Other VSS AL17 Power/Other AL18 VCC Power/Other AL19 VCC Power/Other AL20 VSS Power/Other AL21 VCC Power/Other AL22 VCC Power/Other AL23 VSS Power/Other AL24 VSS Power/Other AL25 VCC Power/Other VCC AL26 Power/Other AL27 VSS Power/Other AL28 VSS Power/Other AL29 VCC Power/Other

Table 22. Numerical Land Assignment

| Land<br>#    | Land Name             | Signal Buffer<br>Type   | Direction |
|--------------|-----------------------|-------------------------|-----------|
| AL30         | VCC                   | Power/Other             |           |
| AM1          | VSS                   | Power/Other             |           |
| AM2          | VID0                  | Power/Other             | Output    |
| AM3          | VID0                  | Power/Other             | Output    |
| AM4          | VSS                   | Power/Other             | Output    |
| AM5          | VID6                  | Power/Other             | Output    |
| AM6          | FC40                  | Power/Other             | Output    |
| AM7          | VID7                  | Power/Other             | Output    |
| AM8          | VCC                   | Power/Other             | Output    |
| AM9          | VCC                   | Power/Other             |           |
| AM10         | VSS                   | Power/Other             |           |
|              | VCC                   |                         |           |
| AM11<br>AM12 | VCC                   | Power/Other Power/Other |           |
| AM13         | VCC                   |                         |           |
| AM14         | VSS                   | Power/Other Power/Other |           |
| AM15         | VCC                   | Power/Other Power/Other |           |
|              |                       |                         |           |
| AM16         | VSS                   | Power/Other             |           |
| AM17         | VSS                   | Power/Other             |           |
| AM18         | VCC                   | Power/Other             |           |
| AM19         | VCC                   | Power/Other             |           |
| AM20         | VSS                   | Power/Other             |           |
| AM21         | VCC                   | Power/Other             |           |
| AM22         | VCC                   | Power/Other             |           |
| AM23         | VSS                   | Power/Other             |           |
| AM24         | VSS                   | Power/Other             |           |
| AM25         | VCC                   | Power/Other             |           |
| AM26         | VCC                   | Power/Other             |           |
| AM27         | VSS                   | Power/Other             |           |
| AM28         | VSS                   | Power/Other             |           |
| AM29         | VCC                   | Power/Other             |           |
| AM30         | VCC                   | Power/Other             |           |
| AN1          | VSS                   | Power/Other             |           |
| AN2          | VSS                   | Power/Other             |           |
| AN3          | VCC_SENSE             | Power/Other             | Output    |
| AN4          | VSS_SENSE             | Power/Other             | Output    |
| AN5          | VCC_MB_<br>REGULATION | Power/Other             | Output    |
| AN6          | VSS_MB_<br>REGULATION | Power/Other             | Output    |
| AN7          | VID_SELECT            | Power/Other             | Output    |
| AN8          | VCC                   | Power/Other             |           |
| AN9          | VCC                   | Power/Other             |           |
| AN10         | VSS                   | Power/Other             |           |



Table 22. Numerical Land Assignment

Signal Buffer Land **Land Name Direction** Type AN11 VCC Power/Other AN12 VCC Power/Other AN13 VSS Power/Other Power/Other AN14 VCC AN15 VCC Power/Other AN16 VSS Power/Other AN17 VSS Power/Other VCC AN18 Power/Other AN19 VCC Power/Other AN20 VSS Power/Other AN21 VCC Power/Other VCC AN22 Power/Other

Table 22. Numerical Land Assignment

| Land<br># | Land Name | Signal Buffer<br>Type | Direction |
|-----------|-----------|-----------------------|-----------|
| AN23      | VSS       | Power/Other           |           |
| AN24      | VSS       | Power/Other           |           |
| AN25      | VCC       | Power/Other           |           |
| AN26      | VCC       | Power/Other           |           |
| AN27      | VSS       | Power/Other           |           |
| AN28      | VSS       | Power/Other           |           |
| AN29      | VCC       | Power/Other           |           |
| AN30      | VCC       | Power/Other           |           |



## 4.2 Alphabetical Signals Reference

#### Table 23. Signal Description (Sheet 1 of 9)

| Name        | Туре             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|-------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| A[35:3]#    | Input/<br>Output | A[35:3]# (Address) define a 2 <sup>36</sup> -byte physical memory address space. In sub-phase 1 of the address phase, these signals transmit the address of a transaction. In sub-phase 2, these signals transmit transaction type information. These signals must connect the appropriate pins/lands of all agents on the processor FSB. A[35:3]# are source synchronous signals and are latched into the receiving buffers by ADSTB[1:0]#.  On the active-to-inactive transition of RESET#, the processor samples a subset of the A[35:3]# signals to determine power-on                                                          |  |
| A20M#       | Input            | configuration. See Section 6.1 for more details.  If A20M# (Address-20 Mask) is asserted, the processor masks physical address bit 20 (A20#) before looking up a line in any internal cache and before driving a read/write transaction on the bus. Asserting A20M# emulates the 8086 processor's address wraparound at the 1-MB boundary. Assertion of A20M# is only supported in real mode.  A20M# is an asynchronous signal. However, to ensure recognition of this signal following an Input/Output write instruction, it must be valid along with the TRDY# assertion of the corresponding Input/Output Write bus transaction. |  |
| ADS#        | Input/<br>Output | ADS# (Address Strobe) is asserted to indicate the validity of the transaction address on the A[35:3]# and REQ[4:0]# signals. All bus agents observe the ADS# activation to begin protocol checking, address decode, internal snoop, or deferred reply ID match operations associated with the new transaction.                                                                                                                                                                                                                                                                                                                      |  |
| ADSTB[1:0]# | Input/<br>Output | Address strobes are used to latch A[35:3]# and REQ[4:0]# on their rising and falling edges. Strobes are associated with signals as shown below.  Signals Associated Strobe  REQ[4:0]#, A[16:3]# ADSTB0#  A[35:17]# ADSTB1#                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| BCLK[1:0]   | Input            | The differential pair BCLK (Bus Clock) determines the FSB frequency. All processor FSB agents must receive these signals to drive their outputs and latch their inputs. All external timing parameters are specified with respect to the rising edge of BCLKO crossing $V_{CROSS}$ .                                                                                                                                                                                                                                                                                                                                                |  |
| BNR#        | Input/<br>Output | BNR# (Block Next Request) is used to assert a bus stall by any bus agent unable to accept new bus transactions. During a bus stall, the current bus owner cannot issue any new transactions.                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |

Datasheet Datasheet



Table 23. Signal Description (Sheet 2 of 9)

| Name                    | Туре             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BPM[5:0]#<br>BPMb[3:0]# | Input/<br>Output | BPM[5:0]# and BPMb[3:0]# (Breakpoint Monitor) are breakpoint and performance monitor signals. They are outputs from the processor which indicate the status of breakpoints and programmable counters used for monitoring processor performance. BPM[5:0]# and BPMb[3:0]# should connect the appropriate pins/lands of all processor FSB agents. BPM[3:0]# are associated with core 0. BPMb[3:0]# are associated with core 1. BPM4# provides PRDY# (Probe Ready) functionality for the TAP port. PRDY# is a processor output used by debug tools to determine processor debug readiness. BPM5# provides PREQ# (Probe Request) functionality for the TAP port. PREQ# is used by debug tools to request debug operation of the processor. These signals do not have on-die termination. Refer to Section 2.5.2. |
| BPRI#                   | Input            | BPRI# (Bus Priority Request) is used to arbitrate for ownership of the processor FSB. It must connect the appropriate pins/lands of all processor FSB agents. Observing BPRI# active (as asserted by the priority agent) causes all other agents to stop issuing new requests, unless such requests are part of an ongoing locked operation. The priority agent keeps BPRI# asserted until all of its requests are completed, then releases the bus by de-asserting BPRI#.                                                                                                                                                                                                                                                                                                                                   |
| BRO#                    | Input/<br>Output | BRO# drives the BREQO# signal in the system and is used by the processor to request the bus. During power-on configuration this signal is sampled to determine the agent ID = 0.  This signal does not have on-die termination and must be terminated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| BSEL[2:0]               | Output           | The BCLK[1:0] frequency select signals BSEL[2:0] are used to select the processor input clock frequency. Table 15 defines the possible combinations of the signals and the frequency associated with each combination. The required frequency is determined by the processor, chipset and clock synthesizer. All agents must operate at the same frequency. For more information about these signals, including termination recommendations refer to Section 2.7.2.                                                                                                                                                                                                                                                                                                                                          |
| COMP8<br>COMP[3:0]      | Analog           | COMP[3:0] and COMP8 must be terminated to $V_{SS}$ on the system board using precision resistors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



Table 23. Signal Description (Sheet 3 of 9)

| Name      | Туре             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                   |      |  |  |
|-----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|--|--|
|           |                  | D[63:0]# (Data) are the data signals. These signals provide a 64-bit data path between the processor FSB agents, and must connect the appropriate pins/lands on all such agents. The data driver asserts DRDY# to indicate a valid data transfer.  D[63:0]# are quad-pumped signals and will, thus, be driven four times in a common clock period. D[63:0]# are latched off the falling edge of both DSTBP[3:0]# and DSTBN[3:0]#. Each group of 16 data signals correspond to a pair of one DSTBP# and one DSTBN#. The following table shows the grouping of data signals to data |                   |      |  |  |
|           |                  | strobes and DBI#.  Quad-Pumped Signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Groups            |      |  |  |
| D[63:0]#  | Input/<br>Output | Data Group                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | DSTBN#/<br>DSTBP# | DBI# |  |  |
|           |                  | D[15:0]#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                 | 0    |  |  |
|           |                  | D[31:16]#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1                 | 1    |  |  |
|           |                  | D[47:32]#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2                 | 2    |  |  |
|           |                  | D[63:48]#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 3                 | 3    |  |  |
|           |                  | Furthermore, the DBI# signals determine the polarity of the data signals. Each group of 16 data signals corresponds to one DBI# signal. When the DBI# signal is active, the corresponding data group is inverted and therefore sampled active high.  DBI[3:0]# (Data Bus Inversion) are source synchronous and                                                                                                                                                                                                                                                                    |                   |      |  |  |
|           | Input/<br>Output | indicate the polarity of the D[63:0]# signals. The DBI[3:0]# signals are activated when the data on the data bus is inverted. If more than half the data bits, within a 16-bit group, would have been asserted electrically low, the bus agent may invert the data bus signals for that particular sub-phase for that 16-bit group.                                                                                                                                                                                                                                               |                   |      |  |  |
|           |                  | DBI[3:0] Assignmen                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | t To Data Bus     |      |  |  |
| DBI[3:0]# |                  | Bus Signal [                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Data Bus Sigr     | nals |  |  |
|           |                  | DBI3#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | D[63:48]#         |      |  |  |
|           |                  | DBI2#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | D[47:32]#         |      |  |  |
|           |                  | DBI1#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | D[31:16]#         |      |  |  |
|           |                  | DBIO#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | D[15:0]#          |      |  |  |
| DBR#      | Output           | DBR# (Debug Reset) is used only in processor systems where no debug port is implemented on the system board. DBR# is used by a debug port interposer so that an in-target probe can drive system reset. If a debug port is implemented in the system, DBR# is a no connect in the system. DBR# is not a processor signal.                                                                                                                                                                                                                                                         |                   |      |  |  |
| DBSY#     | Input/<br>Output | DBSY# (Data Bus Busy) is asserted by the agent responsible for driving data on the processor FSB to indicate that the data bus is in use. The data bus is released after DBSY# is de-asserted. This signal must connect the appropriate pins/lands on all processor FSB agents.                                                                                                                                                                                                                                                                                                   |                   |      |  |  |

Datasheet Datasheet



Table 23. Signal Description (Sheet 4 of 9)

| Name        | Туре             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                        |  |  |
|-------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--|--|
| DEFER#      | Input            | DEFER# is asserted by an agent to indicate that a transaction cannot be guaranteed in-order completion. Assertion of DEFER# is normally the responsibility of the addressed memory or input/output agent. This signal must connect the appropriate pins/lands of all processor FSB agents.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                        |  |  |
| DRDY#       | Input/<br>Output | DRDY# (Data Ready) is asserted by the data driver on each data transfer, indicating valid data on the data bus. In a multi-common clock data transfer, DRDY# may be de-asserted to insert idle clocks. This signal must connect the appropriate pins/lands of all processor FSB agents.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                        |  |  |
|             |                  | DSTBN[3:0]# are the da                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ata strobes used to latch in D[63:0]#. |  |  |
|             |                  | Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Associated Strobe                      |  |  |
|             | Input/           | D[15:0]#, DBI0#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | DSTBNO#                                |  |  |
| DSTBN[3:0]# | Output           | D[31:16]#, DBI1#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DSTBN1#                                |  |  |
|             |                  | D[47:32]#, DBI2#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DSTBN2#                                |  |  |
|             |                  | D[63:48]#, DBI3#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DSTBN3#                                |  |  |
|             |                  | DSTBP[3:0]# are the da                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ata strobes used to latch in D[63:0]#. |  |  |
|             |                  | Signals                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Associated Strobe                      |  |  |
|             | 1                | D[15:0]#, DBI0#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | DSTBP0#                                |  |  |
| DSTBP[3:0]# | Input/<br>Output | D[31:16]#, DBI1#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DSTBP1#                                |  |  |
|             |                  | D[47:32]#, DBI2#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DSTBP2#                                |  |  |
|             |                  | D[63:48]#, DBI3#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | DSTBP3#                                |  |  |
| FCx         | Other            | FC signals are signals that are available for compatibility with other processors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                        |  |  |
| FERR#/PBE#  | Output           | FERR#/PBE# (floating point error/pending break event) is a multiplexed signal and its meaning is qualified by STPCLK#. When STPCLK# is not asserted, FERR#/PBE# indicates a floating-point error and will be asserted when the processor detects an unmasked floating-point error. When STPCLK# is not asserted, FERR#/PBE# is similar to the ERROR# signal on the Intel 387 coprocessor, and is included for compatibility with systems using MS-DOS*-type floating-point error reporting. When STPCLK# is asserted, an assertion of FERR#/PBE# indicates that the processor has a pending break event waiting for service. The assertion of FERR#/PBE# indicates that the processor should be returned to the Normal state. For additional information on the pending break event functionality, including the identification of support of the feature and enable/disable information, refer to volume 3 of the Intel Architecture Software Developer's Manual and the Intel Processor Identification and the CPUID Instruction application note. |                                        |  |  |
| GTLREF[3:0] | Input            | GTLREF[3:0] determine the signal reference level for GTL+ input signals. GTLREF is used by the GTL+ receivers to determine if a signal is a logical 0 or logical 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                        |  |  |



## Table 23. Signal Description (Sheet 5 of 9)

| Name         | Туре             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| HIT#         | Input/<br>Output | HIT# (Snoop Hit) and HITM# (Hit Modified) convey transaction snoop operation results. Any FSB agent may assert both HIT# and HITM# together to indicate that it requires a snoop stall, which can                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| HITM#        | Input/<br>Output | be continued by reasserting HIT# and HITM# together.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| IERR#        | Output           | IERR# (Internal Error) is asserted by a processor as the result of an internal error. Assertion of IERR# is usually accompanied by a SHUTDOWN transaction on the processor FSB. This transaction may optionally be converted to an external error signal (e.g., NMI) by system core logic. The processor will keep IERR# asserted until the assertion of RESET#.  This signal does not have on-die termination. Refer to Section 2.5.2 for termination requirements.                                                                                                                                                                                   |  |  |  |  |
| IGNNE#       | Input            | IGNNE# (Ignore Numeric Error) is asserted to the processor to ignore a numeric error and continue to execute noncontrol floating-point instructions. If IGNNE# is de-asserted, the processor generates an exception on a noncontrol floating-point instruction if a previous floating-point instruction caused an error. IGNNE# has no effect when the NE bit in control register 0 (CR0) is set. IGNNE# is an asynchronous signal. However, to ensure recognition of this signal following an Input/Output write instruction, it must be valid along with the TRDY# assertion of the corresponding Input/Output Write bus transaction.                |  |  |  |  |
| INIT#        | Input            | INIT# (Initialization), when asserted, resets integer registers inside the processor without affecting its internal caches or floating-point registers. The processor then begins execution at the power-on Reset vector configured during power-on configuration. The processor continues to handle snoop requests during INIT# assertion. INIT# is an asynchronous signal and must connect the appropriate pins/lands of all processor FSB agents.                                                                                                                                                                                                   |  |  |  |  |
| ITP_CLK[1:0] | Input            | ITP_CLK[1:0] are copies of BCLK that are used only in processor systems where no debug port is implemented on the system board. ITP_CLK[1:0] are used as BCLK[1:0] references for a debug port implemented on an interposer. If a debug port is implemented in the system, ITP_CLK[1:0] are no connects in the system. These are not processor signals.                                                                                                                                                                                                                                                                                                |  |  |  |  |
| LINT[1:0]    | Input            | LINT[1:0] (Local APIC Interrupt) must connect the appropriate pins/lands of all APIC Bus agents. When the APIC is disabled, the LINTO signal becomes INTR, a maskable interrupt request signal, and LINT1 becomes NMI, a nonmaskable interrupt. INTR and NMI are backward compatible with the signals of those names on the Pentium processor. Both signals are asynchronous.  Both of these signals must be software configured via BIOS programming of the APIC register space to be used either as NMI/INTR or LINT[1:0]. Because the APIC is enabled by default after Reset, operation of these signals as LINT[1:0] is the default configuration. |  |  |  |  |

Datasheet Datasheet



Table 23. Signal Description (Sheet 6 of 9)

| Name      | Туре             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|-----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| LOCK#     | Input/<br>Output | LOCK# indicates to the system that a transaction must occur atomically. This signal must connect the appropriate pins/lands of all processor FSB agents. For a locked sequence of transactions, LOCK# is asserted from the beginning of the first transaction to end of the last transaction.  When the priority agent asserts BPRI# to arbitrate for ownership the processor FSB, it will wait until it observes LOCK# de-assert. This enables symmetric agents to retain ownership of the proces FSB throughout the bus locked operation and ensure the atomici of lock.                                                                                                                                                                                                              |  |
| PECI      | Input/<br>Output | PECI is a proprietary one-wire bus interface. See Section 5.3 for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| PROCHOT#  | Input/<br>Output | As an output, PROCHOT# (Processor Hot) will go active when the processor temperature monitoring sensor detects that the processor has reached its maximum safe operating temperature. This indicates that the processor Thermal Control Circuit (TCC) has been activated, if enabled. As an input, assertion of PROCHOT# by the system will activate the TCC, if enabled. The TCC will remain active until the system de-asserts PROCHOT#. See Section 5.2.4 for more details.                                                                                                                                                                                                                                                                                                          |  |
| PWRGOOD   | Input            | PWRGOOD (Power Good) is a processor input. The processor requires this signal to be a clean indication that the clocks and power supplies are stable and within their specifications. 'Clean' implies that the signal will remain low (capable of sinking leakage current), without glitches, from the time that the power supplies are turned on until they come within specification. The signal must then transition monotonically to a high state. PWRGOOD can be driven inactive at any time, but clocks and power must again be stable before a subsequent rising edge of PWRGOOD.  The PWRGOOD signal must be supplied to the processor; it is used to protect internal circuits against voltage sequencing issues. It should be driven high throughout boundary scan operation. |  |
| REQ[4:0]# | Input/<br>Output | REQ[4:0]# (Request Command) must connect the appropriate pins/lands of all processor FSB agents. They are asserted by the current bus owner to define the currently active transaction type. These signals are source synchronous to ADSTBO#.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| RESET#    | Input            | Asserting the RESET# signal resets the processor to a known state and invalidates its internal caches without writing back any of their contents. For a power-on Reset, RESET# must stay active for at least one millisecond after V <sub>CC</sub> and BCLK have reached their proper specifications. On observing active RESET#, all FSB agents will deassert their outputs within two clocks. RESET# must not be kept asserted for more than 10 ms while PWRGOOD is asserted. A number of bus signals are sampled at the active-to-inactive transition of RESET# for power-on configuration. These configuration options are described in the Section 6.1. This signal does not have on-die termination and must be terminated on the system board.                                   |  |
| RESERVED  |                  | All RESERVED lands must remain unconnected. Connection of these lands to $V_{CC}$ , $V_{SS}$ , $V_{TT}$ , or to any other signal (including each other) can result in component malfunction or incompatibility with future processors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |



#### Table 23. Signal Description (Sheet 7 of 9)

| Name                     | Туре   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|--------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| RS[2:0]#                 | Input  | RS[2:0]# (Response Status) are driven by the response agent (the agent responsible for completion of the current transaction), and must connect the appropriate pins/lands of all processor FSB agents.                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| SKTOCC#                  | Output | SKTOCC# (Socket Occupied) will be pulled to ground by the processor. System board designers may use this signal to determine if the processor is present.                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| SMI#                     | Input  | SMI# (System Management Interrupt) is asserted asynchronous by system logic. On accepting a System Management Interrupt, the processor saves the current state and enter System Management Mode (SMM). An SMI Acknowledge transaction is issued, and the processor begins program execution from the SMM handler. If SMI# is asserted during the de-assertion of RESET#, the processor will tri-state its outputs.                                                                                                                                                          |  |  |
| STPCLK#                  | Input  | STPCLK# (Stop Clock), when asserted, causes the processor to enter a low power Stop-Grant state. The processor issues a Stop-Grant Acknowledge transaction, and stops providing internal clock signals to all processor core units except the FSB and APIC units. The processor continues to snoop bus transactions and service interrupts while in Stop-Grant state. When STPCLK# is de-asserted, the processor restarts its internal clock to all units and resumes execution. The assertion of STPCLK# has no effect on the bus clock; STPCLK# is an asynchronous input. |  |  |
| тск                      | Input  | TCK (Test Clock) provides the clock input for the processor Test Bus (also known as the Test Access Port).                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| TDI, TDI_M               | Input  | TDI and TDI_M (Test Data In) transfer serial test data into the processor cores. TDI and TDI_M provide the serial input needed for JTAG specification support. TDI connects to core 0. TDI_M connects to core 1.                                                                                                                                                                                                                                                                                                                                                            |  |  |
| TDO, TDO_M               | Output | TDO and TDO_M (Test Data Out) transfer serial test data out of the processor cores. TDO and TDI_M provide the serial output needed for JTAG specification support. TDO connects to core 1. TDO_M connects to core 0.                                                                                                                                                                                                                                                                                                                                                        |  |  |
| TESTHI[13,11:1<br>0,7:0] | Input  | TESTHI[13,11:10,7:0] must be connected to the processor's appropriate power source (refer to VTT_OUT_LEFT and VTT_OUT_RIGHT signal description) through a resistor for proper processor operation. See Section 2.4 for more details.                                                                                                                                                                                                                                                                                                                                        |  |  |

Datasheet Datasheet



Table 23. Signal Description (Sheet 8 of 9)

| Name                  | Туре   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
|-----------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| THERMTRIP#            | Output | In the event of a catastrophic cooling failure, the processor will automatically shut down when the silicon has reached a temperature approximately 20 °C above the maximum $T_c$ . Assertice of THERMTRIP# (Thermal Trip) indicates the processor junction temperature has reached a level beyond where permanent silicon damage may occur. Upon assertion of THERMTRIP#, the processor will shut off its internal clocks (thus, halting program execution) in an attempt to reduce the processor junction temperature. To protect the processor, its core voltage ( $V_{cc}$ ) must be removed following the assertion of THERMTRIP#. Driving of the THERMTRIP# signal is enabled within 10 $\mu$ s of the assertion of PWRGOOD (provided $V_{TT}$ and $V_{CC}$ are valid) and is disabled on de-assertion of PWRGOOD (in activated, THERMTRIP# remains latched until PWRGOOD, $V_{TT}$ , or $V_{CC}$ is de-asserted. While the de-assertion of the PWRGOOD, $V_{TT}$ , or $V_{CC}$ will de-assert THERMTRIP#, if the processor's junction temperature remains at or above the trip level, THERMTRIP# will again be asserted within 10 $\mu$ s of the assertion of PWRGOOD (provided $V_{TT}$ and $V_{CC}$ are valid). |  |  |
| TMS                   | Input  | TMS (Test Mode Select) is a JTAG specification support signal use by debug tools.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| TRDY#                 | Input  | TRDY# (Target Ready) is asserted by the target to indicate that i ready to receive a write or implicit writeback data transfer. TRDY must connect the appropriate pins/lands of all FSB agents.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| TRST#                 | Input  | TRST# (Test Reset) resets the Test Access Port (TAP) logic. TRST must be driven low during power on Reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| VCC                   | Input  | VCC are the power pins for the processor. The voltage supplied to these pins is determined by the VID[7:0] pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| VCCA                  | Input  | VCCA provides isolated power for internal PLLs on previous generation processors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| VCCIOPLL              | Input  | VCCIOPLL provides isolated power for internal processor FSB PLLs on previous generation processors.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| VCCPLL                | Input  | VCCPLL provides isolated power for internal processor FSB PLLs.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| VCC_SENSE             | Output | VCC_SENSE is an isolated low impedance connection to processor core power ( $V_{CC}$ ). It can be used to sense or measure voltage near the silicon with little noise.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| VCC_MB_<br>REGULATION | Output | This land is provided as a voltage regulator feedback sense point for $V_{CC}$ . It is connected internally in the processor package to the sense point land U27 as described in the <i>Voltage Regulator-Down (VRD)</i> 11.0 Processor Power Delivery Design Guidelines For Desktop LGA775 Socket.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| VID[7:0]              | Output | VID[7:0] (Voltage ID) signals are used to support automatic selection of power supply voltages ( $V_{CC}$ ). Refer to the <i>Voltage Regulator-Down (VRD) 11.0 Processor Power Delivery Design Guidelines For Desktop LGA775 Socket</i> for more information. T voltage supply for these signals must be valid before the VR ca supply $V_{CC}$ to the processor. Conversely, the VR output must be disabled until the voltage supply for the VID signals becomes v The VID signals are needed to support the processor voltage specification variations. See Table 2 for definitions of these sign The VR must supply the voltage that is requested by the signals disable itself.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |



## Table 23. Signal Description (Sheet 9 of 9)

| Name                  | Туре   | Description                                                                                                                                                                                                                                                                                                |  |  |
|-----------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| VID_SELECT            | Output | This land is tied high on the processor package and is used by the VR to choose the proper VID table. Refer to the Voltage Regulator Down (VRD) 11.0 Processor Power Delivery Design Guidelines For Desktop LGA775 Socket for more information.                                                            |  |  |
| VRDSEL                | Input  | This input should be left as a no connect in order for the processor to boot. The processor will not boot on legacy platforms where this land is connected to $V_{\rm SS}$ .                                                                                                                               |  |  |
| VSS                   | Input  | VSSA provides isolated ground for internal PLLs on previous generation processors.                                                                                                                                                                                                                         |  |  |
| VSSA                  | Input  | VSSA is the isolated ground for internal PLLs.                                                                                                                                                                                                                                                             |  |  |
| VSS_SENSE             | Output | VSS_SENSE is an isolated low impedance connection to processor core $V_{SS}$ . It can be used to sense or measure ground near the silicon with little noise.                                                                                                                                               |  |  |
| VSS_MB_<br>REGULATION | Output | This land is provided as a voltage regulator feedback sense point for V <sub>SS</sub> . It is connected internally in the processor package to the sense point land V27 as described in the <i>Voltage Regulator-Down (VRD)</i> 11.0 Processor Power Delivery Design Guidelines For Desktop LGA775 Socket. |  |  |
| VTT                   |        | Miscellaneous voltage supply.                                                                                                                                                                                                                                                                              |  |  |
| VTT_OUT_LEFT          | Output | The VTT_OUT_LEFT and VTT_OUT_RIGHT signals are included to provide a voltage supply for some signals that require termination                                                                                                                                                                              |  |  |
| VTT_OUT_RIGHT         | 2 3    | to $V_{TT}$ on the motherboard.                                                                                                                                                                                                                                                                            |  |  |
| VTT_SEL               | Output | The VTT_SEL signal is used to select the correct $V_{TT}$ voltage level for the processor. This land is connected internally in the package to $V_{TT}$ .                                                                                                                                                  |  |  |

§§



# 5 Thermal Specifications and Design Considerations

### 5.1 Processor Thermal Specifications

The processor requires a thermal solution to maintain temperatures within the operating limits as set forth in Section 5.1.1. Any attempt to operate the processor outside these operating limits may result in permanent damage to the processor and potentially other components within the system. As processor technology changes, thermal management becomes increasingly crucial when building computer systems. Maintaining the proper thermal environment is key to reliable, long-term system operation.

A complete thermal solution includes both component and system level thermal management features. Component level thermal solutions can include active or passive heatsinks attached to the processor Integrated Heat Spreader (IHS). Typical system level thermal solutions may consist of system fans combined with ducting and venting.

For more information on designing a component level thermal solution, refer to the  $Intel^{@}$   $Core^{\ m}2$  Extreme Quad-Core Processor QX6800 TMDG.

Note:

The boxed processor will ship with a component thermal solution. Refer to Chapter 7 for details on the boxed processor.

#### 5.1.1 Thermal Specifications

To allow for the optimal operation and long-term reliability of Intel processor-based systems, the system/processor thermal solution should be designed such that the processor remains within the minimum and maximum case temperature ( $T_C$ ) specifications when operating at or below the Thermal Design Power (TDP) value listed per frequency in Table 24. Thermal solutions not designed to provide this level of thermal capability may affect the long-term reliability of the processor and system. For more details on thermal solution design, refer to the Intel® Core™2 Extreme Quad-Core Processor QX6800 TMDG.

The processor uses a methodology for managing processor temperatures which is intended to support acoustic noise reduction through fan speed control. Selection of the appropriate fan speed is based on the relative temperature data reported by the processor's Platform Environment Control Interface (PECI) bus as described in Section 5.3.1.1. The temperature reported over PECI is always a negative value and represents a delta below the onset of thermal control circuit (TCC) activation, as indicated by PROCHOT# (see Section 5.2). Systems that implement fan speed control must be designed to take these conditions in to account. Systems that do not alter the fan speed only need to guarantee the case temperature meets the thermal profile specifications.

In order to determine a processor's case temperature specification based on the thermal profile, it is necessary to accurately measure processor power dissipation. Intel has developed a methodology for accurate power measurement that correlates to Intel test temperature and voltage conditions. Refer to the  $Intel^{@}$   $Core^{TM}2$  Extreme Quad-Core Processor QX6800 TMDG.

The case temperature is defined at the geometric top center of the processor. Analysis indicates that real applications are unlikely to cause the processor to consume maximum power dissipation for sustained time periods. Intel recommends that



complete thermal solution designs target the Thermal Design Power (TDP) indicated in Table 24 instead of the maximum processor power consumption. The Thermal Monitor feature is designed to protect the processor in the unlikely event that an application exceeds the TDP recommendation for a sustained periods of time. For more details on the usage of this feature, refer to Section 5.2. In all cases the Thermal Monitor and Thermal Monitor 2 feature must be enabled for the processor to remain within specification.

#### Table 24. Processor Thermal Specifications

| Processor<br>Numbers | Core<br>Frequency<br>(GHz) | Thermal<br>Design<br>Power (W) | Extended<br>HALT Power<br>(W) <sup>1</sup> | Minimum<br>T <sub>C</sub> (°C) | Maximum T <sub>C</sub> (°C)   | Notes |
|----------------------|----------------------------|--------------------------------|--------------------------------------------|--------------------------------|-------------------------------|-------|
| QX6800               | 2.93                       | 130                            | 50                                         | 5                              | See Table 25<br>and Figure 13 | 2, 3  |

#### NOTES:

- 1. Specification is at 50  $^{\circ}$ C  $T_{C}$  and typical voltage loadline.
- 2. Thermal Design Power (TDP) should be used for processor thermal solution design targets. The TDP is not the maximum power that the processor can dissipate.
- 3. This table shows the maximum TDP for a given frequency range. Individual processors may have a lower TDP. Therefore, the maximum  $T_C$  will vary depending on the TDP of the individual processor. Please refer to thermal profile figure and associated table for the allowed combinations of power and  $T_C$ .



Table 25. Thermal Profile 130 W Processors

| Power<br>(W) | Maximum<br>Tc (°C) |
|--------------|--------------------|--------------|--------------------|--------------|--------------------|--------------|--------------------|
| 0            | 37.9               | 34           | 42.32              | 68           | 46.74              | 102          | 51.16              |
| 2            | 38.16              | 36           | 42.58              | 70           | 47                 | 104          | 51.42              |
| 4            | 38.42              | 38           | 42.84              | 72           | 47.26              | 106          | 51.68              |
| 6            | 38.68              | 40           | 43.1               | 74           | 47.52              | 108          | 51.94              |
| 8            | 38.94              | 42           | 43.36              | 76           | 47.78              | 110          | 52.2               |
| 10           | 39.2               | 44           | 43.62              | 78           | 48.04              | 112          | 52.46              |
| 12           | 39.46              | 46           | 43.88              | 80           | 48.3               | 114          | 52.72              |
| 14           | 39.72              | 48           | 44.14              | 82           | 48.56              | 116          | 52.98              |
| 16           | 39.98              | 50           | 44.4               | 84           | 48.82              | 118          | 53.24              |
| 18           | 40.24              | 52           | 44.66              | 86           | 49.08              | 120          | 53.5               |
| 20           | 40.5               | 54           | 44.92              | 88           | 49.34              | 122          | 53.76              |
| 22           | 40.76              | 56           | 45.18              | 90           | 49.6               | 124          | 54.02              |
| 24           | 41.02              | 58           | 45.44              | 92           | 49.86              | 126          | 54.28              |
| 26           | 41.28              | 60           | 45.7               | 94           | 50.12              | 128          | 54.54              |
| 28           | 41.54              | 62           | 45.96              | 96           | 50.38              | 130          | 54.8               |
| 30           | 41.8               | 64           | 46.22              | 98           | 50.64              |              |                    |
| 32           | 42.06              | 66           | 46.48              | 100          | 50.9               |              |                    |



Figure 13. Thermal Profile 130 W Processors





# 5.1.2 Thermal Metrology

The maximum and minimum case temperatures ( $T_C$ ) for the processor is specified in Table 24. This temperature specification is meant to help ensure proper operation of the processor. Figure 14 illustrates where Intel recommends  $T_C$  thermal measurements should be made. For detailed guidelines on temperature measurement methodology, refer to the Intel® Core™2 Extreme Quad-Core Processor QX6800 TMDG.

Figure 14. Case Temperature (T<sub>C</sub>) Measurement Location



# 5.2 Processor Thermal Features

# 5.2.1 Thermal Monitor

The Thermal Monitor feature helps control the processor temperature by activating the thermal control circuit (TCC) when the processor silicon reaches its maximum operating temperature. The TCC reduces processor power consumption by modulating (starting and stopping) the internal processor core clocks. **The Thermal Monitor feature must be enabled for the processor to be operating within specifications.** The temperature at which Thermal Monitor activates the thermal control circuit is not user configurable and is not software visible. Bus traffic is snooped in the normal manner, and interrupt requests are latched (and serviced during the time that the clocks are on) while the TCC is active.

When the Thermal Monitor feature is enabled, and a high temperature situation exists (i.e. TCC is active), the clocks will be modulated by alternately turning the clocks off and on at a duty cycle specific to the processor (typically 30-50%). Clocks often will not be off for more than 3.0 microseconds when the TCC is active. Cycle times are processor speed dependent and will decrease as processor core frequencies increase. A small amount of hysteresis has been included to prevent rapid active/inactive transitions of the TCC when the processor temperature is near its maximum operating temperature. Once the temperature has dropped below the maximum operating temperature, and the hysteresis timer has expired, the TCC goes inactive and clock modulation ceases.

With a properly designed and characterized thermal solution, it is anticipated that the TCC would only be activated for very short periods of time when running the most power intensive applications. The processor performance impact due to these brief periods of TCC activation is expected to be so minor that it would be immeasurable. An



under-designed thermal solution that is not able to prevent excessive activation of the TCC in the anticipated ambient environment may cause a noticeable performance loss, and in some cases may result in a  $T_C$  that exceeds the specified maximum temperature and may affect the long-term reliability of the processor. In addition, a thermal solution that is significantly under-designed may not be capable of cooling the processor even when the TCC is active continuously. Refer to the  $Intel^{\textcircled{B}}$   $Core^{TM}2$  Extreme Quad-Core Processor QX6800 TMDG for information on designing a thermal solution.

The duty cycle for the TCC, when activated by the Thermal Monitor, is factory configured and cannot be modified. The Thermal Monitor does not require any additional hardware, software drivers, or interrupt handling routines.

## 5.2.2 Thermal Monitor 2

The processor also supports an additional power reduction capability known as Thermal Monitor 2. This mechanism provides an efficient means for limiting the processor temperature by reducing the power consumption within the processor.

When Thermal Monitor 2 is enabled, and a high temperature situation is detected, the Thermal Control Circuit (TCC) will be activated. The TCC causes the processor to adjust its operating frequency (via the bus multiplier) and input voltage (via the VID signals). This combination of reduced frequency and VID results in a reduction to the processor power consumption.

A processor enabled for Thermal Monitor 2 includes two operating points, each consisting of a specific operating frequency and voltage. The first operating point represents the normal operating condition for the processor. Under this condition, the core-frequency-to-FSB multiple utilized by the processor is that contained in the CLOCK\_FLEX\_MAX MSR and the VID is that specified in Table 4. These parameters represent normal system operation.

The second operating point consists of both a lower operating frequency and voltage. When the TCC is activated, the processor automatically transitions to the new frequency. This transition occurs very rapidly (on the order of 5  $\mu$ s). During the frequency transition, the processor is unable to service any bus requests, and consequently, all bus traffic is blocked. Edge-triggered interrupts will be latched and kept pending until the processor resumes operation at the new frequency.

Once the new operating frequency is engaged, the processor will transition to the new core operating voltage by issuing a new VID code to the voltage regulator. The voltage regulator must support dynamic VID steps in order to support Thermal Monitor 2. During the voltage change, it will be necessary to transition through multiple VID codes to reach the target operating voltage. Each step will likely be one VID table entry (see Table 4). The processor continues to execute instructions during the voltage transition. Operation at the lower voltage reduces the power consumption of the processor.

A small amount of hysteresis has been included to prevent rapid active/inactive transitions of the TCC when the processor temperature is near its maximum operating temperature. Once the temperature has dropped below the maximum operating temperature, and the hysteresis timer has expired, the operating frequency and voltage transition back to the normal system operating point. Transition of the VID code will occur first, in order to insure proper operation once the processor reaches its normal operating frequency. Refer to Figure 15 for an illustration of this ordering.





Figure 15. Thermal Monitor 2 Frequency and Voltage Ordering

The PROCHOT# signal is asserted when a high temperature situation is detected, regardless of whether Thermal Monitor or Thermal Monitor 2 is enabled.

It should be noted that the Thermal Monitor 2 TCC cannot be activated via the on demand mode. The Thermal Monitor TCC, however, can be activated through the use of the on demand mode.

## 5.2.3 On-Demand Mode

The processor provides an auxiliary mechanism that allows system software to force the processor to reduce its power consumption. This mechanism is referred to as "On-Demand" mode and is distinct from the Thermal Monitor feature. On-Demand mode is intended as a means to reduce system level power consumption. Systems using the processor must not rely on software usage of this mechanism to limit the processor temperature.

The processor provides an auxiliary mechanism that allows system software to force the processor to reduce its power consumption. This mechanism is referred to as "On-Demand" mode and is distinct from the Thermal Monitor and Thermal Monitor 2 features. On-Demand mode is intended as a means to reduce system level power consumption. Systems utilizing the Clovertown processor s must not rely on software usage of this mechanism to limit the processor temperature. If bit 4 of the IA32\_CLOCK\_MODULATION MSR is set to a '1', the processor will immediately reduce its power consumption via modulation (starting and stopping) of the internal core clock, independent of the processor temperature. When using On-Demand mode, the duty cycle of the clock modulation is programmable via bits 3:1 of the same IA32\_CLOCK\_MODULATION MSR. In On-Demand mode, the duty cycle can be programmed from 12.5% on/ 87.5% off to 87.5% on/ 12.5% off in 12.5% increments. On-Demand mode may be used in conjunction with the Thermal Monitor; however, if



the system tries to enable On-Demand mode at the same time the TCC is engaged, the factory configured duty cycle of the TCC will override the duty cycle selected by the On-Demand mode.

# 5.2.4 PROCHOT# Signal

An external signal, PROCHOT# (processor hot), is asserted when the processor core temperature has reached its maximum operating temperature. If the Thermal Monitor is enabled (note that the Thermal Monitor must be enabled for the processor to be operating within specification), the TCC will be active when PROCHOT# is asserted. The processor can be configured to generate an interrupt upon the assertion or deassertion of PROCHOT#.

As an output, PROCHOT# (Processor Hot) will go active when the processor temperature monitoring sensor detects that one or both cores has reached its maximum safe operating temperature. This indicates that the processor Thermal Control Circuit (TCC) has been activated, if enabled. As an input, assertion of PROCHOT# by the system will activate the TCC, if enabled, for both cores. The TCC will remain active until the system de-asserts PROCHOT#.

PROCHOT# allows for some protection of various components from over-temperature situations. The PROCHOT# signal is bi-directional in that it can either signal when the processor (either core) has reached its maximum operating temperature or be driven from an external source to activate the TCC. The ability to activate the TCC via PROCHOT# can provide a means for thermal protection of system components.

PROCHOT# can allow VR thermal designs to target maximum sustained current instead of maximum current. Systems should still provide proper cooling for the VR, and rely on PROCHOT# only as a backup in case of system cooling failure. The system thermal design should allow the power delivery circuitry to operate within its temperature specification even while the processor is operating at its Thermal Design Power. With a properly designed and characterized thermal solution, it is anticipated that PROCHOT# would only be asserted for very short periods of time when running the most power intensive applications. An under-designed thermal solution that is not able to prevent excessive assertion of PROCHOT# in the anticipated ambient environment may cause a noticeable performance loss. Refer to the *Voltage Regulator-Down (VRD) 11.0 Processor Power Delivery Design Guidelines For Desktop LGA775 Socket* for details on implementing the bi-directional PROCHOT# feature.

# 5.2.5 THERMTRIP# Signal

Regardless of whether or not Thermal Monitor or Thermal Monitor 2 is enabled, in the event of a catastrophic cooling failure, the processor will automatically shut down when the silicon has reached an elevated temperature (refer to the THERMTRIP# definition in Table 23). At this point, the FSB signal THERMTRIP# will go active and stay active as described in Table 23. THERMTRIP# activation is independent of processor activity and does not generate any bus cycles.



# 5.3 Platform Environment Control Interface (PECI)

# 5.3.1 Introduction

PECI offers an interface for thermal monitoring of Intel processor and chipset components. It uses a single wire, thus alleviating routing congestion issues. PECI uses CRC checking on the host side to ensure reliable transfers between the host and client devices. Also, data transfer speeds across the PECI interface are negotiable within a wide range (2 Kbps to 2 Mbps). The PECI interface on the processor is disabled by default and must be enabled through BIOS.

# 5.3.1.1 Key Difference with Legacy Diode-Based Thermal Management

Fan speed control solutions based on PECI use a  $T_{CONTROL}$  value stored in the processor IA32\_TEMPERATURE\_TARGET MSR. The TCONTROL MSR uses the same offset temperature format as PECI though it contains no sign bit. Thermal management devices should infer the  $T_{CONTROL}$  value as negative. Thermal management algorithms should utilize the relative temperature value delivered over PECI in conjunction with the TCONTROL MSR value to control or optimize fan speeds. Figure 16 shows a conceptual fan control diagram using PECI temperatures.

The relative temperature value reported over PECI represents the delta below the onset of thermal control circuit (TCC) activation as indicated by PROCHOT# assertions. As the temperature approaches TCC activation, the PECI value approaches zero. TCC activates at a PECI count of zero.

Figure 16. Conceptual Fan Control on PECI-Based Platforms





# 5.3.2 PECI Specifications

### 5.3.2.1 PECI Device Address

The PECI register resides at address 30h. Note that the address also supports two domains (Domain 0 and Domain 1). For more information on PECI domains, refer to the *Platform Environment Control Interface (PECI) External Architecture Specification*.

# 5.3.2.2 PECI Command Support

PECI command support is covered in detail in the *Platform Environment Control Interface Specification*. Refer to this document for details on supported PECI command function and codes.

### 5.3.2.3 PECI Fault Handling Requirements

PECI is largely a fault tolerant interface, including noise immunity and error checking improvements over other comparable industry standard interfaces. The PECI client is as reliable as the device that it is embedded in, and thus given operating conditions that fall under the specification, the PECI will always respond to requests and the protocol itself can be relied upon to detect any transmission failures. There are, however, certain scenarios where the PECI is know to be unresponsive.

Prior to a power on RESET# and during RESET# assertion, PECI is not ensured to provide reliable thermal data. System designs should implement a default power-on condition that ensures proper processor operation during the time frame when reliable data is not available via PECI.

To protect platforms from potential operational or safety issues due to an abnormal condition on PECI, the Host controller should take action to protect the system from possible damaging states. It is recommended that the PECI host controller take appropriate action to protect the client processor device if valid temperature readings have not been obtained in response to three consecutive GetTemp0()s or GetTemp1()s or for a one second time interval. The host controller may also implement an alert to software in the event of a critical or continuous fault condition.

### 5.3.2.4 PECI GetTemp0() and GetTemp1() Error Code Support

The error codes supported for the processor GetTemp0() and GetTemp1() commands are listed in Table 26.

# Table 26. GetTemp0() and GetTemp1() Error Codes

| Error Code | Description                                                                                    |  |  |  |  |
|------------|------------------------------------------------------------------------------------------------|--|--|--|--|
| 8000h      | General sensor error                                                                           |  |  |  |  |
| 8002h      | Sensor is operational, but has detected a temperature below its operational range (underflow). |  |  |  |  |

§ §



### **Features** 6

### **Power-On Configuration Options** 6.1

Several configuration options can be configured by hardware. The processor samples the hardware configuration at reset, on the active-to-inactive transition of RESET#. For specifications on these options, refer to Table 27.

The sampled information configures the processor for subsequent operation. These configuration options cannot be changed except by another reset. All resets reconfigure the processor; for reset purposes, the processor does not distinguish between a "warm" reset and a "power-on" reset.

#### Table 27. **Power-On Configuration Option Signals**

| Configuration Option           | Signal <sup>1,2,3</sup>       |  |  |
|--------------------------------|-------------------------------|--|--|
| Output tristate                | SMI#                          |  |  |
| Execute BIST                   | A3#                           |  |  |
| Disable dynamic bus parking    | A25#                          |  |  |
| Symmetric agent arbitration ID | BRO#                          |  |  |
| RESERVED                       | A[8:5]#, A[24:11]#, A[35:26]# |  |  |

- Asserting this signal during RESET# will select the corresponding option.
   Address signals not identified in this table as configuration options should not be asserted during
- 3. Disabling of any of the cores within the processor must be handled by configuring the EXT\_CONFIG Model Specific Register (MSR). This MSR will allow for the disabling of a single core per die within the package.

#### 6.2 **Clock Control and Low Power States**

The processor allows the use of AutoHALT and Stop-Grant states to reduce power consumption by stopping the clock to internal sections of the processor, depending on each particular state. See Figure 17 for a visual representation of the processor low power states.



Figure 17. Processor Low Power State Machine



# 6.2.1 Normal State

This is the normal operating state for the processor.

### 6.2.2 HALT and Extended HALT Powerdown States

The processor supports the HALT or Extended HALT powerdown state. The Extended HALT Powerdown must be enabled via the BIOS for the processor to remain within its specification.

The Extended HALT state is a lower power state as compared to the Stop Grant State.

If Extended HALT is not enabled, the default Powerdown state entered will be HALT. Refer to the sections below for details about the HALT and Extended HALT states.

### 6.2.2.1 HALT Powerdown State

HALT is a low power state entered when all the processor cores have executed the HALT or MWAIT instructions. When one of the processor cores executes the HALT instruction, that processor core is halted, however, the other processor continues normal operation. The processor will transition to the Normal state upon the occurrence of SMI#, INIT#, or LINT[1:0] (NMI, INTR). RESET# will cause the processor to immediately initialize itself.

The return from a System Management Interrupt (SMI) handler can be to either Normal Mode or the HALT Power Down state. See the *Intel Architecture Software Developer's Manual, Volume III: System Programmer's Guide* for more information.



The system can generate a STPCLK# while the processor is in the HALT Power Down state. When the system deasserts the STPCLK# interrupt, the processor will return execution to the HALT state.

While in HALT Power Down state, the processor will process bus snoops.

### 6.2.2.2 Extended HALT Powerdown State

Extended HALT is a low power state entered when all processor cores have executed the HALT or MWAIT instructions and Extended HALT has been enabled via the BIOS. When one of the processor cores executes the HALT instruction, that logical processor is halted; however, the other processor continues normal operation. The Extended HALT Powerdown must be enabled via the BIOS for the processor to remain within its specification.

Not all processors are capable of supporting Extended HALT State. More details on which processor frequencies support this feature are provided in the  $Intel @ Core^{m}2$  Extreme quad-core Processor QX6000<sup> $\Delta$ </sup> Sequence and Intel  $@ Core^{m}2$  Quad Processor Q6000 $^{\Delta}$  Sequence Specification Update.

The processor will automatically transition to a lower frequency and voltage operating point before entering the Extended HALT state. Note that the processor FSB frequency is not altered; only the internal core frequency is changed. When entering the low power state, the processor will first switch to the lower bus ratio and then transition to the lower VID.

While in Extended HALT state, the processor will process bus snoops.

The processor exits the Extended HALT state when a break event occurs. When the processor exits the Extended HALT state, it will first transition the VID to the original value and then change the bus ratio back to the original value.

# 6.2.3 Stop Grant State

When the STPCLK# signal is asserted, the Stop Grant state of the processor is entered 20 bus clocks after the response phase of the processor-issued Stop Grant Acknowledge special bus cycle. The processor will issue two Stop Grant Acknowledge special bus cycles, once for each die. Once the STPCLK# pin has been asserted, it may only be deasserted once the processor is in the Stop Grant state. All processor cores will enter the Stop-Grant state once the STPCLK# pin is asserted. Additionally, all processor cores must be in the Stop Grant state before the deassertion of STPCLK#.

Since the GTL+ signals receive power from the FSB, these signals should not be driven (allowing the level to return to  $V_{\text{TT}}$ ) for minimum power drawn by the termination resistors in this state. In addition, all other input signals on the FSB should be driven to the inactive state.

RESET# will cause the processor to immediately initialize itself, but the processor will stay in Stop-Grant state. A transition back to the Normal state will occur with the deassertion of the STPCLK# signal.

A transition to the Grant Snoop state will occur when the processor detects a snoop on the FSB (see Section 6.2.4).

While in the Stop-Grant State, SMI#, INIT#, and LINT[1:0] will be latched by the processor, and only serviced when the processor returns to the Normal State. Only one occurrence of each event will be recognized upon return to the Normal state.

While in Stop-Grant state, the processor will process a FSB snoop.



# 6.2.4 Extended HALT Snoop or HALT Snoop State, Stop Grant Snoop State

The Extended HALT Snoop State is used in conjunction with the new Extended HALT state. If Extended HALT state is not enabled in the BIOS, the default Snoop State entered will be the HALT Snoop State. Refer to the sections below for details on HALT Snoop State, Stop Grant Snoop State and Extended HALT Snoop State.

# 6.2.4.1 HALT Snoop State, Stop Grant Snoop State

The processor will respond to snoop transactions on the FSB while in Stop-Grant state or in HALT Power Down state. During a snoop transaction, the processor enters the HALT Snoop State: Stop Grant Snoop state. The processor will stay in this state until the snoop on the FSB has been serviced (whether by the processor or another agent on the FSB). After the snoop is serviced, the processor will return to the Stop Grant state or HALT Power Down state, as appropriate.

## 6.2.4.2 Extended HALT Snoop State

The Extended HALT Snoop State is the default Snoop State when the Extended HALT state is enabled via the BIOS. The processor will remain in the lower bus ratio and VID operating point of the Extended HALT state.

While in the Extended HALT Snoop State, snoops are handled the same way as in the HALT Snoop State. After the snoop is serviced the processor will return to the Extended HALT state.

§ §



# 7 Boxed Processor Specifications

The processor will also be offered as an Intel boxed processor. Intel boxed processors are intended for system integrators who build systems from baseboards and standard components. The boxed processor will Not be supplied with a cooling solution.

For more information on designing a component level thermal solution, refer to the  $Intel^{@}$   $Core^{ ext{TM}}$  2 Extreme Quad-Core Processor QX6800 TMDG.







# 8 Debug Tools Specifications

# 8.1 Logic Analyzer Interface (LAI)

Intel is working with two logic analyzer vendors to provide logic analyzer interfaces (LAIs) for use in debugging systems. Tektronix and Agilent should be contacted to get specific information about their logic analyzer interfaces. The following information is general in nature. Specific information must be obtained from the logic analyzer vendor.

Due to the complexity of systems, the LAI is critical in providing the ability to probe and capture FSB signals. There are two sets of considerations to keep in mind when designing a r system that can make use of an LAI: mechanical and electrical.

## 8.1.1 Mechanical Considerations

The LAI is installed between the processor socket and the processor. The LAI lands plug into the processor socket, while the processor lands plug into a socket on the LAI. Cabling that is part of the LAI egresses the system to allow an electrical connection between the processor and a logic analyzer. The maximum volume occupied by the LAI, known as the keepout volume, as well as the cable egress restrictions, should be obtained from the logic analyzer vendor. System designers must make sure that the keepout volume remains unobstructed inside the system. Note that it is possible that the keepout volume reserved for the LAI may differ from the space normally occupied by the processor's heatsink. If this is the case, the logic analyzer vendor will provide a cooling solution as part of the LAI.

### 8.1.2 Electrical Considerations

The LAI will also affect the electrical performance of the FSB; therefore, it is critical to obtain electrical load models from each of the logic analyzers to be able to run system level simulations to prove that their tool will work in the system. Contact the logic analyzer vendor for electrical specifications and load models for the LAI solution it provides.

§ §

