

# Intel<sup>®</sup> Core<sup>™</sup> i7-800 and i5-700 Desktop Processor Series

Datasheet – Volume 2

September 2009

Document Number: 322165-001



INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL® PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER, AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. Intel products are not intended for use in medical, life saving, life sustaining, critical control or safety systems, or in nuclear facility applications.

Intel may make changes to specifications and product descriptions at any time, without notice.

Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them.

The Intel Core<sup>™</sup> i7-800 and i5-700 desktop processor series may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

<sup>A</sup>Intel processor numbers are not a measure of performance. Processor numbers differentiate features within each processor family, not across different processor families. See http://www.intel.com/products/processor\_number for details. Over time processor numbers will increment based on changes in clock, speed, cache, FSB, or other features, and increments are not intended to represent proportional or quantitative increases in any particular feature. Current roadmap processor number progression is not necessarily representative of future roadmaps. See www.intel.com/products/processor\_number for details.

No computer system can provide absolute security under all conditions. Intel® Trusted Execution Technology (Intel® TXT) requires a computer system with Intel® Virtualization Technology, an Intel TXT-enabled processor, chipset, BIOS, Authenticated Code Modules and an Intel TXT-compatible measured launched environment (MLE). The MLE could consist of a virtual machine monitor, an OS or an application. In addition, Intel TXT requires the system to contain a TPM v1.2, as defined by the Trusted Computing Group and specific software for some uses. For more information, see http://www.intel.com/technology/security/.

Intel® Virtualization Technology requires a computer system with an enabled Intel® processor, BIOS, virtual machine monitor (VMM) and, for some uses, certain platform software enabled for it. Functionality, performance or other benefits will vary depending on hardware and software configurations and may require a BIOS update. Software applications may not be compatible with all operating systems. Please check with your application vendor.

Intel<sup>®</sup> Active Management Technology requires the computer system to have an Intel(R) AMT-enabled chipset, network hardware and software, as well as connection with a power source and a corporate network connection. Setup requires configuration by the purchaser and may require scripting with the management console or further integration into existing security frameworks to enable certain functionality. It may also require modifications of implementation of new business processes. With regard to notebooks, Intel AMT may not be available or certain capabilities may be limited over a host OS-based VPN or when connecting wirelessly, on battery power, sleeping, hibernating or powered off. For more information, see www.intel.com/technology/platform-technology/intel-amt/

Enabling Execute Disable Bit functionality requires a PC with a processor with Execute Disable Bit capability and a supporting operating system. Check with your PC manufacturer on whether your system delivers Execute Disable Bit functionality.

Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an order number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com.

Intel, Intel Core, Intel Scalable Memory Interconnect (Intel SMI), Intel Virtualization Technology for Directed I/O, Intel Trusted Execution Technology (Intel TXT), Intel Management Engine (Intel ME), Intel Interconnect BIST (Intel IBIST), and the Intel logo are trademarks of Intel Corporation in the U. S. and other countries.

\*Other names and brands may be claimed as the property of others.

Copyright © 2009, Intel Corporation. All Rights Reserved.



# Contents

| 1 | Intro<br>1.1 | duction                                                     |          |
|---|--------------|-------------------------------------------------------------|----------|
| 2 | Confi        | guration Process and Registers1                             | 9        |
|   | 2.1          | Platform Configuration Structure                            |          |
|   |              | 2.1.1 Processor Integrated I/O (IIO) Devices (PCI Bus 0)    |          |
|   |              | 2.1.2 Processor Uncore Devices (PCI Bus — FFh)              |          |
|   | 2.2          | Configuration Mechanisms                                    |          |
|   |              | 2.2.1 Standard PCI Express* Configuration Mechanism         |          |
|   |              | 2.2.2 PCI Express* Configuration Mechanism                  |          |
|   | 2.3          | Routing Configuration Accesses                              |          |
|   |              | 2.3.1 Internal Device Configuration Accesses                |          |
|   |              | 2.3.2 Bridge-Related Configuration Accesses                 |          |
|   |              | 2.3.2.1 PCI Express* Configuration Accesses                 |          |
|   |              | 2.3.2.2 DMI Configuration Accesses                          |          |
|   | 2.4          | Processor Register Introduction                             |          |
|   | 2.5          | I/O Mapped Registers                                        |          |
| 3 | Drock        | ssor Integrated I/O (IIO) Configuration Registers           |          |
| 3 |              | Processor IIO Devices (PCI Bus 0)                           |          |
|   | 3.1          |                                                             |          |
|   | 3.2          | 2 2 2 1 Unimplemented Devices (Eurotiens and Devictors      |          |
|   | <u> </u>     | 3.2.1 Unimplemented Devices/Functions and Registers         |          |
|   | 3.3          | PCI Express*/DMI Configuration Registers                    |          |
|   |              |                                                             |          |
|   |              | <ul> <li>3.3.2 Configuration Register Map</li></ul>         | .9       |
|   |              | Type 0/1 Common Configuration Space (on to Srif) — 3        | 25       |
|   |              | 3.3.3.1 VID—Vendor Identification Register                  |          |
|   |              | 3.3.3.2 DID—Device Identification Register                  |          |
|   |              | 3.3.3.3 PCICMD—PCI Command Register                         |          |
|   |              | 3.3.3.4 PCISTS—PCI Status Register                          |          |
|   |              | 3.3.3.5 RID—Revision Identification Register                | 0        |
|   |              | 3.3.3.6 CCR—Class Code Register                             | 10       |
|   |              | 3.3.3.7 CLSR—Cacheline Size Register                        |          |
|   |              | 3.3.3.8 PLAT—Primary Latency Timer                          |          |
|   |              | 3.3.3.9 HDR—Header Type Register                            | 1        |
|   |              | 3.3.3.10 SVID—Subsystem Vendor ID                           |          |
|   |              | 3.3.3.12 CAPPTR—Capability Pointer                          |          |
|   |              | 3.3.13 INTLIN—Interrupt Line Register                       |          |
|   |              | 3.3.3.14 INTPIN—Interrupt Pin Register                      |          |
|   |              | 3.3.3.15 PBUS—Primary Bus Number Register                   | 13       |
|   |              | 3.3.3.16 SECBUS—Secondary Bus Number 4                      |          |
|   |              | 3.3.3.17 SUBBUS—Subordinate Bus Number Register             |          |
|   |              | 3.3.18 IOBAS—I/O Base Register                              |          |
|   |              | 3.3.3.19 IOLIM—I/O Limit Register                           | +5<br>I∕ |
|   |              | 3.3.3.20 SECSTS—Secondary Status Register                   |          |
|   |              | 3.3.3.21 MBAS—Memory Base                                   | 17       |
|   |              | 3.3.22 MEM—Merrory Limit                                    |          |
|   |              | 3.3.2.2 PMLIMIT—Prefetchable Memory Limit                   |          |
|   |              | 3.3.25 PMBASEU—Prefetchable Memory Base (Upper 32 bits)     |          |
|   |              | 3.3.3.26 PMLIMITU—Prefetchable Memory Limit (Upper 32 bits) | 19       |
|   |              | 3.3.3.27 BCTRL—Bridge Control Register                      | 50       |
|   |              | 3.3.4 Device-Specific PCI Configuration Space — 40h to FFh  | 51       |
|   |              | 3.3.4.1 SCAPID—Subsystem Capability Identity                | ,1       |



|       | 3.3.4.2            | SNXTPTR—Subsystem ID Next Pointer                                                                      | 51 |
|-------|--------------------|--------------------------------------------------------------------------------------------------------|----|
|       | 3.3.4.3            | SVID—Subsystem Vendor ID                                                                               |    |
|       | 3.3.4.4<br>3.3.4.5 | SID—Subsystem Identity<br>DMIRCBAR—DMI Root Complex Register Block Base Address                        |    |
|       |                    | Register                                                                                               | 52 |
|       | 3.3.4.6            | MSICAPID—MSI Capability ID                                                                             | 53 |
|       | 3.3.4.7            | MSINXTPTR—MSI Next Pointer                                                                             |    |
|       | 3.3.4.8<br>3.3.4.9 | MSICTRL—MSI Control Register<br>MSIAR—MSI Address Register                                             |    |
|       |                    | MSIDR—MSI Data Register                                                                                | 55 |
|       | 3.3.4.11           | MSIMSK—MSI Mask Bit Register                                                                           |    |
|       | 3.3.4.12           | MSIPENDING—MSI Pending Bit Register                                                                    |    |
|       | 3.3.4.13           | PEGCAPID—PCI Express* Čapability Identity Register                                                     | 56 |
|       | 3.3.4.14           | PEGNXTPTR—PCI Express* Next Pointer Register                                                           | 56 |
|       | 3.3.4.15           | PEGCAP—PCI Express* Capabilities Register                                                              | 57 |
|       |                    | DEVCAP—PCI Express* Device Capabilities Register                                                       |    |
|       |                    | DEVCTRL—PCI Express* Device Control Register                                                           |    |
|       |                    | DEVSTS—PCI Express* Device Status Register                                                             |    |
|       | 3.3.4.19           | LNKCAP—PCI Express* Link Capabilities Register<br>LNKCON—PCI Express* Link Control Register (Device 0) | 0Z |
|       | 3 3 4 21           | LNKCON—PCI Express* Link Control Register                                                              | 65 |
|       | 3.3.4.22           | LNKSTS—PCI Express* Link Status Register                                                               | 66 |
|       | 3.3.4.23           | SLTCAP—PCI Express* Slot Capabilities Register                                                         | 68 |
|       |                    | SLTCON—PCI Express* Slot Control Register                                                              |    |
|       |                    | ROOTCON—PCI Express* Root Control Register                                                             |    |
|       |                    | ROOTCAP—PCI Express* Root Capabilities Register                                                        |    |
|       | 3.3.4.27           | ROOTSTS—PCI Express* Root Status Register                                                              | 72 |
|       | 3.3.4.28           | DEVCAP2—PCI Express* Device Capabilities Register 2                                                    | 73 |
|       | 3.3.4.29           | DEVCTRL2—PCI Express* Device Control Register 2<br>LNKCON2—PCI Express* Link Control Register 2        | /4 |
|       | 3.3.4.30           | LNKCON2—PCI Express* Link Control Register 2                                                           | 75 |
|       |                    | PMCAP—Power Management Capabilities Register                                                           |    |
|       | 3.3.4.33           | PMCSR—Power Management Control and Status                                                              |    |
|       | 0.01.100           | Register (Device 0 DMI)                                                                                | 77 |
|       | 3.3.4.34           | PMCSR—Power Management Control and Status Register                                                     | 78 |
| 3.3.5 |                    | I Extended Configuration Space                                                                         |    |
|       | 3.3.5.1            | APICBASE—APIC Base Register                                                                            | 79 |
|       | 3.3.5.2            | APICLIMIT—APIC Limit Register                                                                          | 79 |
|       | 3.3.5.3            | PERFCTRLSTS—Performance Control and Status Register                                                    |    |
|       | 3.3.5.4            | MISCCTRLSTS—Miscellaneous Control and Status Register                                                  | 81 |
|       | 3.3.5.5            | CTOCTRL—Completion Time-out Control Register                                                           |    |
| 3.3.6 |                    | t Complex Register Block                                                                               |    |
|       | 3.3.6.1            |                                                                                                        |    |
|       | 3.3.6.2            | DMIVCCAP1—DMI Port VC Capability Register 1                                                            | 85 |
|       | 3.3.6.3<br>3.3.6.4 | DMIVCCAP2—DMI Port VC Capability Register 2<br>DMIVCCTL—DMI Port VC Control                            | 80 |
|       | 3.3.6.5            | DMIVCORCAP—DMI VCO Resource Capability                                                                 | 80 |
|       | 3.3.6.6            | DMIVCORCTL—DMI VCO Resource Control                                                                    | 87 |
|       | 3.3.6.7            | DMIVCORSTS—DMI VCO Resource Status                                                                     |    |
|       | 3.3.6.8            | DMIVC1RCAP—DMI VC1 Resource Capability                                                                 |    |
|       | 3.3.6.9            | DMIVC1RCTL—DMI VC1 Resource Control                                                                    | 89 |
|       |                    | DMIVC1RSTS—DMI VC1 Resource Status                                                                     |    |
|       |                    | DMILCAP—DMI Link Capabilities                                                                          |    |
|       |                    | DMILCTRL—DMI Link Control                                                                              |    |
| Last  |                    | DMILSTS—DMI Link Status                                                                                |    |
| 0     |                    | ore Registers (Device 8, Function 0-3)                                                                 |    |
| 3.4.1 |                    | ation Register Map (Device 8, Function 0-3)                                                            |    |
| 3.4.2 |                    | I PCI Configuration Registers                                                                          |    |
|       | 3.4.2.1            | VID—Vendor Identification Register                                                                     |    |
|       | 3.4.2.2            | DID—Device Identification Register                                                                     |    |
|       | 3.4.2.3            | PCICMD—PCI Command Register                                                                            |    |

3.4



|       | 3.4.2.4            | PCISTS—PCI Status Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 101 |
|-------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|       | 3.4.2.5            | RID—Revision Identification Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     |
|       | 3.4.2.6            | CCR—Class Code Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |
|       | 3.4.2.7            | CLSR—Cacheline Size Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |
|       | 3.4.2.8            | HDR—Header Type Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 104 |
|       | 3.4.2.9            | SVID—Subsystem Vendor ID                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 104 |
|       |                    | SID—Subsystem Device ID                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |
|       | 3.4.2.11           | CAPPTR—Capability Pointer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 104 |
|       | 3.4.2.12           | INTLIN—Interrupt Line Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 105 |
|       |                    | INTPIN—Interrupt Pin Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |
| 3.4.3 |                    | Extended Configuration Space Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 105 |
|       | 3.4.3.1            | CAPID—PCI Express <sup>®</sup> Capability List Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 105 |
|       | 3.4.3.2            | NXTPTR—PCI Express <sup>®</sup> Next Capability List Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 106 |
|       | 3.4.3.3            | EXPCAP—PCI Express <sup>®</sup> Capabilities Register<br>DEVCAP—PCI Express <sup>®</sup> Device Capabilities Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 100 |
|       | 3.4.3.4            | DEVCAP—PCI Express <sup>®</sup> Device Capabilities Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 107 |
|       | 3.4.3.5            | DEVCTRL—PCI Express <sup>®</sup> Device Control Register<br>DEVSTS—PCI Express <sup>®</sup> Device Status Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 108 |
| 2 4 4 | 3.4.3.6            | DEVSTS—PCT EXPLOSE DEVICE Status Register (Device Content Device C | 110 |
| 3.4.4 |                    | -d, Address Mapping, System Management Registers (Device 8,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 111 |
|       |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |
|       | 3.4.4.1            | IIOMISCCTRL—Integrated I/O Misc Control Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |     |
|       | 3.4.4.2            | IIOMISCSS—Integrated I/O MISC Status                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |     |
|       | 3.4.4.3            | TSEGCTRL—TSEG Control Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     |
|       | 3.4.4.4            | TOLM—Top of Low Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     |
|       | 3.4.4.5<br>3.4.4.6 | TOHM—Top of High Memory<br>NCMEM.BASE—NCMEM Base                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |     |
|       | 3.4.4.0            | NCMEM.LIMIT—NCMEM Limit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |     |
|       | 3.4.4.7            | DEVHIDE1—Device Hide 1 Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |
|       | 3.4.4.9            | DEVHIDE2—Device Hide 2 Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 117 |
|       |                    | IIOBUSNO—IIO Internal Bus Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 118 |
|       | 3 4 4 11           | LMMIOL.BASE—Local MMIOL Base                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 118 |
|       |                    | LMMIOL.LIMIT—Local MMIOL Limit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     |
|       |                    | LMMIOH.BASE—Local MMIOH Base                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |
|       |                    | LMMIOH.LIMIT—Local MMIOH Limit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |     |
|       |                    | LMMIOH.BASEU—Local MMIOH Base Upper                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |     |
|       |                    | LMMIOH.LIMITU—Local MMIOH Limit Upper                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |     |
|       | 3.4.4.17           | LCFGBUS.BASE—Local Configuration Bus Number Base Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 120 |
|       |                    | LCFGBUS.LIMIT—Local Configuration Bus Number Limit Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |     |
|       |                    | GMMIOL.BASE—Global MMIOL Base                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |
|       | 3.4.4.20           | GMMIOL.LIMIT—Global MMIOL Limit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 121 |
|       | 3.4.4.21           | GMMIOH.BASE—Global MMIOH Base                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 122 |
|       | 3.4.4.22           | GMMIOH.LIMIT—Global MMIOH Limit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 122 |
|       | 3.4.4.23           | GMMIOH.BASEU—Global MMIOH Base Upper                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 123 |
|       |                    | GMMIOH.LIMITU—Global MMIOH Limit Upper                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     |
|       |                    | GCFGBUS.BASE—Global Configuration Bus Number Base Register .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |     |
|       | 3.4.4.26           | GCFGBUS.LIMIT—Global Configuration Bus Number Limit Register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 124 |
|       | 3.4.4.27           | MESEGBASE—Intel <sup>®</sup> Management Engine (Intel <sup>®</sup> ME)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     |
|       |                    | Memory Region Base                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 124 |
|       | 3.4.4.28           | MESEGMASK—Intel <sup>®</sup> ME Memory Region Mask                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 124 |
|       | 3.4.4.29           | VTBAR—Base Address Register for Intel <sup>®</sup> VT-d Chipset Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 125 |
|       | 3.4.4.30           | VTGENCTRL—Intel <sup>®</sup> VT-d General Control Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 126 |
|       | 3.4.4.31           | VTISOCHCTRL—Intel VT-d Isoch Related Control Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 127 |
|       | 3.4.4.32           | VTGENCTRL2—Intel VT-d General Control 2 Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 127 |
| o + - |                    | VTSTS—Intel <sup>®</sup> VT-d Status Register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |     |
| 3.4.5 | •                  | pre and ScratchPad Registers (Dev: 8, F:1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |
|       | 3.4.5.1            | SR[0:3]—Scratch Pad Register 0-3 (Sticky)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |     |
|       | 3.4.5.2            | SR[4:7]—Scratch Pad Register 4-7 (Sticky)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |     |
|       | 3.4.5.3            | SR[8:11]—Scratch Pad Register 8-11 (Non-Sticky)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |     |
|       | 3.4.5.4            | SR[12:15]—Scratch Pad Register 12-15 (Non-Sticky)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     |
|       | 3.4.5.5            | SR[16:17]—Scratch Pad Register 16-17 (Non-Sticky)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     |
|       | 3.4.5.6            | SR[18:23]—Scratch Pad Register 18-23 (Non-Sticky)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |     |
|       | 3.4.5.7            | CWR[0:3]—Conditional Write Registers 0-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 129 |



3.5

|        | 3.4.5.8               | CWR[4:7]—Conditional Write Registers 4-7                              |      |
|--------|-----------------------|-----------------------------------------------------------------------|------|
|        | 3.4.5.9               |                                                                       | 130  |
|        |                       | CWR[12:15]—Conditional Write Registers 12-15                          |      |
|        |                       | CWR[16:17]—Conditional Write Registers 16-17                          |      |
|        | 3.4.5.12              | CWR[18:23]—Conditional Write Registers 18-23                          | 131  |
|        | 3.4.5.13              | IR[0:3]—Increment Registers 0-3                                       | 131  |
|        | 3.4.5.14              | IR[4:7]—Increment Registers 4-7                                       | 132  |
|        |                       | IR[8:11]—Increment Registers 8-11                                     |      |
|        | 3.4.5.16              | IR[12:15]—Increment Registers 12-15                                   | 132  |
|        | 3.4.5.17              | IR[16:17]—Increment Registers 16-17                                   | 133  |
| 244    |                       | IR[18:23]—Increment Registers 18-23                                   |      |
| 3.4.6  | •                     | Control/Status Registers (Device 8, Function 2)                       |      |
|        | 3.4.6.1               | SYSMAP—System Error Event Map Register                                |      |
|        | 3.4.6.2<br>3.4.6.3    | GENMCA—Generate MCA<br>SYRE—System Reset                              |      |
| 3.4.7  |                       | eous Registers (Dev: 8, F:3)                                          |      |
| 3.4.7  | 3.4.7.1               | IIOSLPSTS_L—IIO Sleep Status Low Register                             | 100  |
|        | 3.4.7.1               | IIOSLPSTS_L—IIO Sleep Status Low Register                             |      |
|        | 3.4.7.2               | PMUSTATE—Power Management State Register                              |      |
|        | 3.4.7.4               | CTSTS—Throttling Status Register                                      | 130  |
|        | 3.4.7.5               | CTCTRL—Throttling Control Register                                    | 137  |
| Intel® |                       | ory Mapped Registers                                                  |      |
| 3.5.1  | Intel <sup>®</sup> VT | -d Configuration Register Space (MMIO)                                | 138  |
| 3.5.2  |                       | Description                                                           |      |
| J.J.Z  | 3.5.2.1               | VTD_VERSION[0:1]—Version Number Register                              |      |
|        | 3.5.2.1               | VTD_CAP[0:1]—Intel <sup>®</sup> VT-d Chipset Capabilities Register    | 1/12 |
|        | 3.5.2.3               | EXT_VTD_CAP[0:1]—Extended Intel <sup>®</sup> VT-d Capability Register | 142  |
|        | 3.5.2.4               | GLBCMD[0:1]—Global Command Register                                   |      |
|        | 3.5.2.5               | GLBSTS[0:1]—Global Status Register                                    |      |
|        | 3.5.2.6               | ROOTENTRYADD[0:1]—Root Entry Table Address Register                   |      |
|        | 3.5.2.7               | CTXCMD[0:1]—Context Command Register                                  | 146  |
|        | 3.5.2.8               | FLTSTS[0:1]-Fault Status Register                                     | 147  |
|        | 3.5.2.9               | FLTEVTCTRL[0:1]—Fault Event Control Register                          | 148  |
|        |                       | FLTEVTDATA[0:1]—Fault Event Data Register                             |      |
|        |                       | FLTEVTADDR[0:1]—Fault Event Address Register                          |      |
|        |                       | FLTEVTUPRADDR[0:1]—Fault Event Upper Address Register                 |      |
|        | 3.5.2.13              | PMEN[0:1]—Protected Memory Enable Register                            | 149  |
|        | 3.5.2.14              | PROT_LOW_MEM_BASE[0:1]—Protected Memory Low                           |      |
|        | 0 5 0 4 5             | Base Register                                                         | 150  |
|        | 3.5.2.15              | PROT_LOW_MEM_LIMIT[0:1]—Protected Memory Low                          | 150  |
|        | 2 5 2 14              | Limit Register<br>PROT_HIGH_MEM_BASE[0:1]—Protected Memory High       | 150  |
|        | 3.5.2.10              |                                                                       | 150  |
|        | 25217                 | Base Register                                                         | 150  |
|        | 5.5.2.17              | Base Register                                                         | 151  |
|        | 35218                 | INV_QUEUE_HEAD[0:1]—Invalidation Queue Header                         | 131  |
|        | 5.5.2.10              | Pointer Register                                                      | 151  |
|        | 3.5.2.19              | INV_QUEUE_TAIL[0:1]—Invalidation Queue Tail Pointer                   | 101  |
|        |                       | Register                                                              | 151  |
|        | 3.5.2.20              | INV_QUEUE_ADD[0:1]—Invalidation Queue Address                         |      |
|        |                       | Register                                                              | 152  |
|        | 3.5.2.21              | INV_COMP_STATUS[0:1]—Invalidation Completion Status                   |      |
|        |                       | Register                                                              | 152  |
|        | 3.5.2.22              | INV_COMP_EVT_CTL[0:1]—Invalidation Completion                         |      |
|        |                       | Event Control Register                                                | 153  |
|        | 3.5.2.23              | INV_COMP_EVT_DATA[0:1]—Invalidation Completion                        | 450  |
|        | 2 5 2 2 4             | Event Data Register                                                   | 153  |
|        | 3.5.2.24              | INV_COMP_EVT_ADDR[0:1]—Invalidation Completion                        | 150  |
|        | うちつつき                 | Event Address Register                                                | 103  |
|        | 3.3.2.25              | INV_COMP_EVT_UPRADDR[0:1]—Invalidation Completion                     | 154  |
|        |                       | Event Upper Address Register                                          | 104  |



|       |           | 3.5.2.26              | INTR_REMAP_TABLE_BASE[0:1]—Interrupt Remapping                                                                                                                                                                                                             |     |
|-------|-----------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|       |           |                       | Table Base Address Register                                                                                                                                                                                                                                | 154 |
|       |           | 3.5.2.27              | FLTREC[10,7:0]—Fault Record Register                                                                                                                                                                                                                       | 155 |
|       |           |                       | INVADDRREG[0:1]—Invalidate Address Register                                                                                                                                                                                                                |     |
|       |           | 3.5.2.29              | IOTLBINV[0:1]—IOTLB Invalidate Register                                                                                                                                                                                                                    | 156 |
| 3.6   | Intel®    | Trusted Ex            | ecution Technology (Intel <sup>®</sup> TXT) Register Map                                                                                                                                                                                                   | 157 |
|       | 3.6.1     | Intal <sup>®</sup> TX | T Snace Registers                                                                                                                                                                                                                                          | 162 |
|       |           | 3.6.1.1               | TXT.STS—Intel <sup>®</sup> TXT Status Register<br>TXT.ESTS—Intel <sup>®</sup> TXT Error Status Register<br>TXT.THREADS.EXISTS—Intel <sup>®</sup> TXT Thread Exists Register                                                                                | 162 |
|       |           | 3.6.1.2               | TXT.ESTS—Intel <sup>®</sup> TXT Error Status Register                                                                                                                                                                                                      | 164 |
|       |           | 3.6.1.3               | TXT.THREADS.EXISTS—Intel <sup>®</sup> TXT Thread Exists Register                                                                                                                                                                                           | 165 |
|       |           | 3.6.1.4               | IXI, IHREADS JOIN—Intel® IXI, Ihreads Join Register                                                                                                                                                                                                        | 165 |
|       |           | 3615                  | TXT FRRORCODE—Intel <sup>®</sup> TXT Error Code Register                                                                                                                                                                                                   | 166 |
|       |           | 3.6.1.6               | TXT.CMD.RESET—Intel <sup>®</sup> TXT System Reset Command Register                                                                                                                                                                                         | 166 |
|       |           | 3.6.1.7               | TXT.CMD.RESET—Intel <sup>®</sup> TXT System Reset Command Register<br>TXT.CMD.CLOSE_PRIVATE—Intel <sup>®</sup> TXT Close Private Command                                                                                                                   |     |
|       |           |                       | Register                                                                                                                                                                                                                                                   | 167 |
|       |           | 3.6.1.8               | TXT.VER.QPIIF                                                                                                                                                                                                                                              | 167 |
|       |           | 3.6.1.9               | TXT.ID—Intel <sup>®</sup> TXT Identifier Register<br>TXT.CMD.LOCK.BASE—Intel <sup>®</sup> TXT Lock Base Command Register<br>TXT.CMD.UNLOCK.BASE—Intel <sup>®</sup> TXT Unlock Base Command                                                                 | 168 |
|       |           | 3.6.1.10              | TXT.CMD.LOCK.BASE—Intel <sup>®</sup> TXT Lock Base Command Register                                                                                                                                                                                        | 168 |
|       |           | 3.6.1.11              | TXT.CMD.UNLOCK.BASE—Intel <sup>®</sup> TXT Unlock Base Command                                                                                                                                                                                             |     |
|       |           |                       | Register<br>TXT.SINIT.MEMORY.BASE—Intel <sup>®</sup> TXT SINIT Code Base Register<br>TXT.SINIT.MEMORY.SIZE—Intel <sup>®</sup> TXT SINIT Memory                                                                                                             | 169 |
|       |           | 3.6.1.12              | TXT.SINIT.MEMORY.BASE—Intel <sup>®</sup> TXT SINIT Code Base Register                                                                                                                                                                                      | 169 |
|       |           | 3.6.1.13              | TXT.SINIT.MEMORY.SIZE—Intel <sup>®</sup> TXT SINIT Memory                                                                                                                                                                                                  |     |
|       |           |                       | Size Register                                                                                                                                                                                                                                              | 170 |
|       |           | 3.6.1.14              | TXT.MLE.JOIN—Intel <sup>®</sup> TXT MLE Join Base Register                                                                                                                                                                                                 | 170 |
|       |           | 3.6.1.15              | TXT.HEAP.BASE—Intel <sup>®</sup> TXT HEAP Code Base Register                                                                                                                                                                                               | 171 |
|       |           | 3.6.1.16              | TXT.HEAP.SIZE—Intel <sup>®</sup> TXT HEAP Size Register                                                                                                                                                                                                    | 171 |
|       |           | 3.6.1.17              | TXT.HEAP.SIZE—Intel <sup>®</sup> TXT HEAP Size Register                                                                                                                                                                                                    | 172 |
|       |           | 3.6.1.18              | TXT.MSEG.SIZE—Intel <sup>®</sup> TXT MSEG Size Register                                                                                                                                                                                                    | 172 |
|       |           | 3.6.1.19              | TXT.SCRATCHPAD0—Intel <sup>®</sup> TXT Scratch Pad Register 0                                                                                                                                                                                              | 173 |
|       |           | 3.6.1.20              | TXT.SCRATCHPAD1—Intel <sup>®</sup> TXT Scratch Pad Register 1                                                                                                                                                                                              | 173 |
|       |           | 3.6.1.21              | TXT.MSEG.SIZE—Intel <sup>®</sup> TXT MSEG base Register<br>TXT.SCRATCHPADO—Intel <sup>®</sup> TXT Scratch Pad Register 0<br>TXT.SCRATCHPAD1—Intel <sup>®</sup> TXT Scratch Pad Register 1<br>TXT.CMD.OPEN.LOCALITY1—Intel <sup>®</sup> TXT Open Locality 1 |     |
|       |           |                       | Command<br>TXT.CMD.CLOSE.LOCALITY1—Intel <sup>®</sup> TXT Close Locality 1                                                                                                                                                                                 | 1/4 |
|       |           | 3.6.1.22              | TXT.CMD.CLOSE.LOCALITY1—Intel® TXT Close Locality 1                                                                                                                                                                                                        | 474 |
|       |           | 0 ( 1 00              | Command                                                                                                                                                                                                                                                    | 1/4 |
|       |           | 3.6.1.23              | TXT.CMD.OPEN.LOCALITY2—Intel® TXT Open Locality 2                                                                                                                                                                                                          | 474 |
|       |           | 2 ( 1 24              | Command                                                                                                                                                                                                                                                    | 1/4 |
|       |           | 3.6.1.24              | TXT.CMD.CLOSE.LOCALITY2—Intel® TXT Close Locality 2                                                                                                                                                                                                        | 175 |
|       |           | 2 ( 1 25              | Command                                                                                                                                                                                                                                                    | 1/5 |
| 0.7   | List s I® | 3.0.1.25              | TXT.PUBLIC.KEY—Intel <sup>®</sup> TXT Public Key Hash Register                                                                                                                                                                                             | 1/5 |
| 3.7   |           |                       | Interconnect Device/Functions                                                                                                                                                                                                                              |     |
|       | 3.7.1     |                       | ickPath Interconnect Link Layer Registers                                                                                                                                                                                                                  |     |
|       |           | 3.7.1.1               | SVID—Subsystem Vendor ID                                                                                                                                                                                                                                   | 177 |
|       |           | 3.7.1.2               | SID—Subsystem Device ID                                                                                                                                                                                                                                    | 177 |
|       |           | 3.7.1.3               | CAPPTR—Capability Pointer<br>QPI[0]LCL—Intel <sup>®</sup> QuickPath Interconnect Link Control                                                                                                                                                              | 1// |
|       |           | 3.7.1.4               | QPI[0]LCL—Intel <sup>®</sup> QuickPath Interconnect Link Control                                                                                                                                                                                           | 1/8 |
|       |           | 3.7.1.5               | QPI[0]LCRDC—Intel <sup>®</sup> QuickPath Interconnect Link Credit Control                                                                                                                                                                                  |     |
|       | 3.7.2     | Intel <sup>®</sup> Qu | ickPath Interconnect Routing & Protocol Layer Registers                                                                                                                                                                                                    | 180 |
|       |           | 3.7.2.1               | QPIPCTRLO—Intel <sup>®</sup> QuickPath Interconnect Protocol Control 0                                                                                                                                                                                     | 181 |
|       |           | 3.7.2.2               | QPIPISOCRES—Intel <sup>®</sup> QuickPath Interconnect Protocol                                                                                                                                                                                             |     |
|       |           |                       | Isochronous Reservation                                                                                                                                                                                                                                    | 181 |
|       |           | 3.7.2.3               | CAPHDRH—PCI Express <sup>®</sup> Capability Header High Register                                                                                                                                                                                           | 182 |
| Proce | essor U   | ncore Cor             | nfiguration Registers                                                                                                                                                                                                                                      | 183 |
| 4.1   |           |                       | Configuration Structure (PCI Bus – FFh)                                                                                                                                                                                                                    |     |
| 4.1   |           |                       |                                                                                                                                                                                                                                                            |     |
|       |           |                       |                                                                                                                                                                                                                                                            |     |
| 4.3   |           |                       | ation Space Maps                                                                                                                                                                                                                                           |     |
| 4.4   |           |                       | gisters                                                                                                                                                                                                                                                    |     |
|       | 4.4.1     |                       | dor Identification Register                                                                                                                                                                                                                                |     |
|       | 4.4.2     |                       | vice Identification Register                                                                                                                                                                                                                               |     |
|       | 4.4.3     |                       | rision Identification Register                                                                                                                                                                                                                             |     |
|       |           | 4.4.3.1               | Stepping Revision ID (SRID)                                                                                                                                                                                                                                | 203 |



|     |                                                      | 4.4.3.2 Compatible Revision ID (CRID)                                                                                                                                                                             |
|-----|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | 4.4.4                                                | CCR—Class Code Register                                                                                                                                                                                           |
|     | 4.4.5                                                | HDR—Header Type Register                                                                                                                                                                                          |
|     | 4.4.6                                                | SVID—Subsystem Vendor Identification Register                                                                                                                                                                     |
|     | 4.4.7                                                | SID—Subsystem Identity                                                                                                                                                                                            |
|     | 4.4.8                                                | PCICMD—Command Register                                                                                                                                                                                           |
|     | 4.4.9                                                | PCISTS—PCI Status Register                                                                                                                                                                                        |
| 4.5 | SAD—                                                 | System Address Decoder Registers                                                                                                                                                                                  |
|     | 4.5.1                                                | SAD_PAM0123                                                                                                                                                                                                       |
|     | 4.5.2                                                | SAD_PAM456                                                                                                                                                                                                        |
|     | 4.5.3                                                | SAD_HEN                                                                                                                                                                                                           |
|     | 4.5.4                                                | SAD_SMRAM                                                                                                                                                                                                         |
|     | 4.5.5                                                | SAD_PCIEXBAR                                                                                                                                                                                                      |
|     | 4.5.6                                                | SAD_TPCIEXBAR                                                                                                                                                                                                     |
|     | 4.5.7                                                | SAD_MCSEG_BASE                                                                                                                                                                                                    |
|     | 4.5.8                                                | SAD_MCSEG_MASK                                                                                                                                                                                                    |
|     | 4.5.9                                                | SAD_MESEG_BASE                                                                                                                                                                                                    |
|     | 4.5.10                                               | SAD_MESEG_MASK                                                                                                                                                                                                    |
|     |                                                      | SAD_DRAM_RULE_0; SAD_DRAM_RULE_1                                                                                                                                                                                  |
|     |                                                      | SAD_DRAM_RULE_2; SAD_DRAM_RULE_3                                                                                                                                                                                  |
|     |                                                      | SAD_DRAM_RULE_4; SAD_DRAM_RULE_5                                                                                                                                                                                  |
|     |                                                      | SAD_DRAM_RULE_6; SAD_DRAM_RULE_7216                                                                                                                                                                               |
|     | 4.5.12                                               | SAD_INTERLEAVE_LIST_0; SAD_INTERLEAVE_LIST_1                                                                                                                                                                      |
|     |                                                      | SAD_INTERLEAVE_LIST_2; SAD_INTERLEAVE_LIST_3                                                                                                                                                                      |
|     |                                                      | SAD_INTERLEAVE_LIST_4; SAD_INTERLEAVE_LIST_5                                                                                                                                                                      |
|     | ®                                                    | SAD_INTERLEAVE_LIST_6; SAD_INTERLEAVE_LIST_7217                                                                                                                                                                   |
| 4.6 |                                                      | QuickPath Interconnect Link Registers                                                                                                                                                                             |
|     | 4.6.1                                                | QPI_QPILCL_L0                                                                                                                                                                                                     |
| 4.7 | -                                                    | ated Memory Controller Control Registers                                                                                                                                                                          |
|     | 4.7.1                                                | MC_CONTROL                                                                                                                                                                                                        |
|     | 4.7.2                                                | MC_SMI_DIMM_ERROR_STATUS                                                                                                                                                                                          |
|     | 4.7.3                                                | MC_SMI_CNTRL                                                                                                                                                                                                      |
|     | 4.7.4                                                | MC_STATUS                                                                                                                                                                                                         |
|     | 4.7.5                                                | MC_RESET_CONTROL 222                                                                                                                                                                                              |
|     | 4.7.6                                                | MC_CHANNEL_MAPPER                                                                                                                                                                                                 |
|     | 4.7.7                                                | MC_MAX_DOD                                                                                                                                                                                                        |
|     | 4.7.8                                                | MC_CFG_LOCK                                                                                                                                                                                                       |
|     | 4.7.9                                                | MC_RD_CRDT_INIT                                                                                                                                                                                                   |
|     |                                                      | MC_CRDT_WR_THLD                                                                                                                                                                                                   |
| 4.8 |                                                      | Target Address Decoder Registers       227                                                                                                                                                                        |
|     | 4.8.1                                                | TAD_DRAM_RULE_0; TAD_DRAM_RULE_1                                                                                                                                                                                  |
|     |                                                      | TAD_DRAM_RULE_2; TAD_DRAM_RULE_3<br>TAD_DRAM_RULE_4; TAD_DRAM_RULE_5                                                                                                                                              |
|     |                                                      | TAD DRAW RULE 4, TAD DRAW RULE 3                                                                                                                                                                                  |
|     |                                                      |                                                                                                                                                                                                                   |
|     | 182                                                  | TAD_DRAM_RULE_6; TAD_DRAM_RULE_7                                                                                                                                                                                  |
|     | 4.8.2                                                | TAD_DRAM_RULE_6; TAD_DRAM_RULE_7                                                                                                                                                                                  |
|     | 4.8.2                                                | TAD_DRAM_RULE_6; TAD_DRAM_RULE_7                                                                                                                                                                                  |
|     | 4.8.2                                                | TAD_DRAM_RULE_6; TAD_DRAM_RULE_7                                                                                                                                                                                  |
| 4.9 |                                                      | TAD_DRAM_RULE_6;TAD_DRAM_RULE_7227TAD_INTERLEAVE_LIST_0;TAD_INTERLEAVE_LIST_1TAD_INTERLEAVE_LIST_2;TAD_INTERLEAVE_LIST_3TAD_INTERLEAVE_LIST_4;TAD_INTERLEAVE_LIST_5TAD_INTERLEAVE_LIST_6;TAD_INTERLEAVE_LIST_7228 |
| 4.9 | Integra                                              | TAD_DRAM_RULE_6; TAD_DRAM_RULE_7227TAD_INTERLEAVE_LIST_0; TAD_INTERLEAVE_LIST_11000000000000000000000000000000000000                                                                                              |
| 4.9 | Integra<br>4.9.1                                     | TAD_DRAM_RULE_6; TAD_DRAM_RULE_7227TAD_INTERLEAVE_LIST_0; TAD_INTERLEAVE_LIST_11000000000000000000000000000000000000                                                                                              |
| 4.9 | Integra                                              | TAD_DRAM_RULE_6; TAD_DRAM_RULE_7227TAD_INTERLEAVE_LIST_0; TAD_INTERLEAVE_LIST_11000000000000000000000000000000000000                                                                                              |
| 4.9 | Integra<br>4.9.1<br>4.9.2                            | TAD_DRAM_RULE_6; TAD_DRAM_RULE_7227TAD_INTERLEAVE_LIST_0; TAD_INTERLEAVE_LIST_11000000000000000000000000000000000000                                                                                              |
| 4.9 | Integra<br>4.9.1<br>4.9.2<br>4.9.3<br>4.9.4          | TAD_DRAM_RULE_6; TAD_DRAM_RULE_7227TAD_INTERLEAVE_LIST_0; TAD_INTERLEAVE_LIST_11000000000000000000000000000000000000                                                                                              |
| 4.9 | Integra<br>4.9.1<br>4.9.2<br>4.9.3<br>4.9.4<br>4.9.5 | TAD_DRAM_RULE_6; TAD_DRAM_RULE_7227TAD_INTERLEAVE_LIST_0; TAD_INTERLEAVE_LIST_11000000000000000000000000000000000000                                                                                              |
| 4.9 | Integra<br>4.9.1<br>4.9.2<br>4.9.3<br>4.9.4          | TAD_DRAM_RULE_6; TAD_DRAM_RULE_7227TAD_INTERLEAVE_LIST_0; TAD_INTERLEAVE_LIST_11000000000000000000000000000000000000                                                                                              |



|      | 4.9.9 MC_TEST_PAT_IS                                              |       |
|------|-------------------------------------------------------------------|-------|
|      | 4.9.10 MC_TEST_PAT_DCD                                            | 235   |
|      | 4.9.11 MC_TEST_EP_SCCTL                                           | 236   |
|      | 4.9.12 MC_TEST_EP_SCD                                             | 236   |
| 4.10 | Integrated Memory Controller Channel Control Registers            | 237   |
|      | 4.10.1 MC_CHANNEL_O_DIMM_RESET_CMD                                |       |
|      | MC_CHANNEL_1_DIMM_RESET_CMD                                       | 237   |
|      | 4.10.2 MC_CHANNEL_O_DIMM_INIT_CMD                                 |       |
|      | MC_CHANNEL_1_DIMM_INIT_CMD                                        | 238   |
|      | 4.10.3 MC_CHANNEL_0_DIMM_INIT_PARAMS                              |       |
|      | MC_CHANNEL_1_DIMM_INIT_PARAMS                                     | 239   |
|      | 4.10.4 MC_CHANNEL_O_DIMM_INIT_STATUS                              |       |
|      | MC_CHANNEL_1_DIMM_INIT_STATUS                                     | 240   |
|      | 4.10.5 MC_CHANNEL_0_DDR3CMD                                       |       |
|      | MC_CHANNEL_1_DDR3CMD                                              | 241   |
|      | 4.10.6 MC_CHANNEL_0_REFRESH_THROTTLE_SUPPORT                      |       |
|      | MC_CHANNEL_1_REFRESH_THROTTLE_SUPPORT                             | 242   |
|      | 4.10.7 MC_CHANNEL_O_MRS_VALUE_O_1                                 |       |
|      | MC_CHANNEL_1_MRS_VALUE_0_1                                        | 242   |
|      | 4.10.8 MC_CHANNEL_O_MRS_VALUE_2                                   |       |
|      | MC_CHANNEL_1_MRS_VALUE_2                                          | 243   |
|      | 4.10.9 MC_CHANNEL_O_RANK_PRESENT                                  |       |
|      | MC_CHANNEL_1_RANK_PRESENT                                         | 244   |
|      | 4.10.10MC_CHANNEL_O_RANK_TIMING_A                                 |       |
|      | MC_CHANNEL_1_RANK_TIMING_A                                        | 245   |
|      | 4.10.11MC_CHANNEL_O_RANK_TIMING_B                                 | - · - |
|      | MC_CHANNEL_1_RANK_TIMING_B                                        | 247   |
|      | 4.10.12MC_CHANNEL_O_BANK_TIMING                                   | 0.40  |
|      | MC_CHANNEL_1_BANK_TIMING                                          | 248   |
|      | 4.10.13MC_CHANNEL_0_REFRESH_TIMING<br>MC_CHANNEL_1_REFRESH_TIMING | 240   |
|      |                                                                   | 248   |
|      | 4.10.14MC_CHANNEL_0_CKE_TIMING<br>MC_CHANNEL_1_CKE_TIMING         | 240   |
|      | 4.10.15MC_CHANNEL_0_ZQ_TIMING                                     | 249   |
|      | 4. TO: TSMC_CHANNEL_0_2Q_TIMING<br>MC_CHANNEL_1_ZQ_TIMING         | 250   |
|      | 4.10.16MC_CHANNEL_0_RCOMP_PARAMS                                  | 250   |
|      | MC_CHANNEL_1_RCOMP_PARAMS                                         | 250   |
|      | 4.10.17MC_CHANNEL_0_ODT_PARAMS1                                   | 200   |
|      | MC_CHANNEL_1_ODT_PARAMS1                                          | 251   |
|      | 4.10.18MC_CHANNEL_0_ODT_PARAMS2                                   | 201   |
|      | MC_CHANNEL_1_ODT_PARAMS2                                          | 252   |
|      | 4.10.19MC_CHANNEL_0_ODT_MATRIX_RANK_0_3_RD                        |       |
|      | MC_CHANNEL_1_ODT_MATRIX_RANK_0_3_RD                               | 252   |
|      | 4.10.20MC_CHANNEL_0_ODT_MATRIX_RANK_4_7_RD                        |       |
|      | MC_CHANNEL_1_ODT_MATRIX_RANK_4_7_RD                               | 253   |
|      | 4.10.21MC_CHANNEL_0_ODT_MATRIX_RANK_0_3_WR                        |       |
|      | MC_CHANNEL_1_ODT_MATRIX_RANK_0_3_WR                               | 253   |
|      | 4.10.22MC_CHANNEL_0_ODT_MATRIX_RANK_4_7_WR                        |       |
|      | MC_CHANNEL_1_ODT_MATRIX_RANK_4_7_WR                               | 253   |
|      | 4.10.23MC_CHANNEL_O_WAQ_PARAMS                                    |       |
|      | MC_CHANNEL_1_WAQ_PARAMS                                           | 254   |
|      | 4.10.24MC_CHANNEL_0_SCHEDULER_PARAMS                              |       |
|      | MC_CHANNEL_1_SCHEDULER_PARAMS                                     | 255   |
|      | 4.10.25MC_CHANNEL_0_MAINTENANCE_OPS                               |       |
|      | MC_CHANNEL_1_MAINTENANCE_OPS                                      | 255   |
|      | 4.10.26MC_CHANNEL_0_TX_BG_SETTINGS                                |       |
|      | MC_CHANNEL_1_TX_BG_SETTINGS                                       | 256   |
|      | 4.10.27 MC_CHANNEL_0_RX_BGF_SETTINGS                              |       |
|      | MC_CHANNEL_1_RX_BGF_SETTINGS                                      | 257   |



|       | 4.10.28MC_CHANNEL_0_EW_BGF_SETTINGS                                                                                      |
|-------|--------------------------------------------------------------------------------------------------------------------------|
|       | MC_CHANNEL_1_EW_BGF_SETTINGS257                                                                                          |
|       | 4.10.29MC_CHANNEL_0_EW_BGF_OFFSET_SETTINGS                                                                               |
|       | MC_CHANNEL_1_EW_BGF_OFFSET_SETTINGS                                                                                      |
|       | 4.10.30MC_CHANNEL_0_ROUND_TRIP_LATENCY                                                                                   |
|       | MC_CHANNEL_1_ROUND_TRIP_LATENCY258                                                                                       |
|       | 4.10.31MC_CHANNEL_0_PAGETABLE_PARAMS1                                                                                    |
|       | MC_CHANNEL_1_PAGETABLE_PARAMS1                                                                                           |
|       | 4.10.32MC_CHANNEL_0_PAGETABLE_PARAMS2                                                                                    |
|       | MC_CHANNEL_1_PAGETABLE_PARAMS2                                                                                           |
|       | 4.10.33MC_TX_BG_CMD_DATA_RATIO_SETTINGS_CH0                                                                              |
|       | MC_TX_BG_CMD_DATA_RATIO_SETTINGS_CH1                                                                                     |
|       | 4.10.34MC_TX_BG_CMD_OFFSET_SETTINGS_CH0<br>MC_TX_BG_CMD_OFFSET_SETTINGS_CH1                                              |
|       |                                                                                                                          |
|       | 4.10.35MC_TX_BG_DATA_OFFSET_SETTINGS_CH0<br>MC_TX_BG_DATA_OFFSET_SETTINGS_CH1                                            |
| 1 1 1 |                                                                                                                          |
| 4.11  | Integrated Memory Controller Channel Address Registers                                                                   |
|       | 4.11.1 MC_DOD_CH0_0<br>MC_DOD_CH0_1                                                                                      |
|       |                                                                                                                          |
|       | 4.11.2 MC_DOD_CH1_0<br>MC_DOD_CH1_1                                                                                      |
|       | 4.11.3 MC_SAG_CH0_0; MC_SAG_CH0_1; MC_SAG_CH0_2; MC_SAG_CH0_3;                                                           |
|       | 4.11.3 Mc_SAG_CHO_0, Mc_SAG_CHO_1, Mc_SAG_CHO_2, Mc_SAG_CHO_3, MC_SAG_CHO_4; MC_SAG_CHO_5; MC_SAG_CHO_6; MC_SAG_CHO_7263 |
|       | 4.11.4 MC_SAG_CH1_0; MC_SAG_CH1_1; MC_SAG_CH1_2; MC_SAG_CH1_3;                                                           |
|       | 4.11.4 Mc_SAG_CH1_0, Mc_SAG_CH1_1, Mc_SAG_CH1_2, Mc_SAG_CH1_3, MC_SAG_CH1_4; MC_SAG_CH1_5; MC_SAG_CH1_6; MC_SAG_CH1_7264 |
| 4.12  | Integrated Memory Controller Channel Rank Registers                                                                      |
| 7.12  | 4.12.1 MC_RIR_LIMIT_CHO_0; MC_RIR_LIMIT_CHO_1; MC_RIR_LIMIT_CHO_2;                                                       |
|       | MC_RIR_LIMIT_CHO_3; MC_RIR_LIMIT_CHO_4; MC_RIR_LIMIT_CHO_5;                                                              |
|       | MC_RIR_LIMIT_CH0_6; MC_RIR_LIMIT_CH0_7                                                                                   |
|       | 4.12.2 MC_RIR_LIMIT_CH1_0; MC_RIR_LIMIT_CH1_1; MC_RIR_LIMIT_CH1_2;                                                       |
|       | MC_RIR_LIMIT_CH1_3; MC_RIR_LIMIT_CH1_4; MC_RIR_LIMIT_CH1_5;                                                              |
|       | MC_RIR_LIMIT_CH1_6; MC_RIR_LIMIT_CH1_7265                                                                                |
|       | 4.12.3 MC_RIR_WAY_CH0_0; MC_RIR_WAY_CH0_1; MC_RIR_WAY_CH0_2;                                                             |
|       | MC_RIR_WAY_CH0_3; MC_RIR_WAY_CH0_4; MC_RIR_WAY_CH0_5                                                                     |
|       | MC_RIR_WAY_CH0_6; MC_RIR_WAY_CH0_7                                                                                       |
|       | MC_RIR_WAY_CH0_8; MC_RIR_WAY_CH0_9                                                                                       |
|       | MC_RIR_WAY_CHO_10; MC_RIR_WAY_CHO_11                                                                                     |
|       | MC_RIR_WAY_CHO_12; MC_RIR_WAY_CHO_13                                                                                     |
|       | MC_RIR_WAY_CH0_14;                                                                                                       |
|       |                                                                                                                          |
|       | MC_RIR_WAY_CH0_18;                                                                                                       |
|       | MC_RIR_WAY_CHO_22; MC_RIR_WAY_CHO_23                                                                                     |
|       | MC_RIR_WAY_CHO_24; MC_RIR_WAY_CHO_25                                                                                     |
|       | MC_RIR_WAY_CH0_26; MC_RIR_WAY_CH0_27                                                                                     |
|       | MC_RIR_WAY_CHO_28; MC_RIR_WAY_CHO_29                                                                                     |
|       | MC_RIR_WAY_CH0_30; MC_RIR_WAY_CH0_31                                                                                     |
|       | 4.12.4 MC_RIR_WAY_CH1_0; MC_RIR_WAY_CH1_1                                                                                |
|       | MC_RIR_WAY_CH1_2; MC_RIR_WAY_CH1_3                                                                                       |
|       | MC_RIR_WAY_CH1_4; MC_RIR_WAY_CH1_5                                                                                       |
|       | MC_RIR_WAY_CH1_6; MC_RIR_WAY_CH1_7                                                                                       |
|       | MC_RIR_WAY_CH1_8; MC_RIR_WAY_CH1_9                                                                                       |
|       | MC_RIR_WAY_CH1_10; MC_RIR_WAY_CH1_11                                                                                     |
|       | MC_RIR_WAY_CH1_12; MC_RIR_WAY_CH1_13<br>MC_RIR_WAY_CH1_14; MC_RIR_WAY_CH1_15                                             |
|       | MC_RIR_WAY_CH1_14; MC_RIR_WAY_CH1_15<br>MC_RIR_WAY_CH1_16; MC_RIR_WAY_CH1_17                                             |
|       | MC_RIR_WAY_CH1_18; MC_RIR_WAY_CH1_19                                                                                     |
|       | MC_RIR_WAY_CH1_20; MC_RIR_WAY_CH1_21                                                                                     |
|       | MC_RIR_WAY_CH1_22; MC_RIR_WAY_CH1_23                                                                                     |
|       | MC_RIR_WAY_CH1_24; MC_RIR_WAY_CH1_25                                                                                     |



|       |         | MC_RIR_WAY_CH1_26; MC_RIR_WAY_CH1_27                               |       |
|-------|---------|--------------------------------------------------------------------|-------|
|       |         | MC_RIR_WAY_CH1_28; MC_RIR_WAY_CH1_29                               |       |
| 4 1 0 | N 4     | MC_RIR_WAY_CH1_30; MC_RIR_WAY_CH1_31                               |       |
| 4.13  |         | y Thermal Control2<br>MC_THERMAL_CONTROL0                          | 268   |
|       | 4.13.1  | MC_THERMAL_CONTROLO 2                                              | 968   |
|       | 4 13 2  | MC_THERMAL_STATUS0                                                 | .00   |
|       | 1.10.2  | MC_THERMAL_STATUS1                                                 | 268   |
|       | 4.13.3  | MC_THERMAL_DEFEATURE0                                              |       |
|       |         | MC_THERMAL_DEFEATURE1                                              | 269   |
|       | 4.13.4  | MC_THERMAL_PARAMS_A0                                               |       |
|       |         | MC_THERMAL_PARAMS_A1                                               | 269   |
|       | 4.13.5  | MC_THERMAL_PARAMS_B0                                               |       |
|       |         | MC_THERMAL_PARAMS_B1                                               | 270   |
|       | 4.13.6  | MC_COOLING_COEF0<br>MC_COOLING_COEF1                               |       |
|       | 1 1 2 7 |                                                                    | 270   |
|       | 4.13.7  | MC_CLOSED_LOOP0<br>MC_CLOSED_LOOP1                                 | 71    |
|       | 4 13 8  | MC_CLOSED_LOOF T                                                   | . / 1 |
|       | 4.15.0  | MC_THROTTLE_OFFSET1                                                | 71    |
|       | 4.13.9  | MC_RANK_VIRTUAL_TEMP0                                              |       |
|       |         | MC_RANK_VIRTUAL_TEMP1                                              | 272   |
|       | 4.13.10 | DMC DDR THERM COMMANDO                                             |       |
|       |         | MC_DDR_THERM_COMMAND1 2                                            | 272   |
|       | 4.13.11 | 1 MC_DDR_THERM_STATUS0                                             |       |
|       |         | MC_DDR_THERM_STATUS1                                               | 273   |
| Svste | em Addı | ress Map                                                           | 275   |
| 5.1   |         | iction                                                             |       |
| 5.2   |         | y Address Space                                                    |       |
|       | 5.2.1   | System Address Map 2                                               |       |
|       | 5.2.2   | System DRAM Memory Regions 2                                       |       |
|       | 5.2.3   | VGA/SMM and Legacy C/D/E/F Regions 2                               |       |
|       |         | 5.2.3.1 VGA/SMM Memory Space 2                                     |       |
|       |         | 5.2.3.2 C/D/E/F Segments                                           |       |
|       | 5.2.4   | Address Region between 1 MB and TOLM 2                             |       |
|       |         | 5.2.4.1 Relocatable TSEG                                           |       |
|       | 5.2.5   | Address Region from TOLM to 4 GB                                   | 281   |
|       |         | 5.2.5.1 PCI Express <sup>®</sup> Memory Mapped Configuration Space |       |
|       |         | 5.2.5.2 MMIOL                                                      |       |
|       |         | 5.2.5.4 Processor Local CSR, On-die ROM, and Processor PSeg        |       |
|       |         | 5.2.5.5 Legacy/HPET/TXT/TPM/Others                                 |       |
|       |         | 5.2.5.6 Local XAPIC                                                |       |
|       |         | 5.2.5.7 High BIOS Area 2                                           |       |
|       |         | 5.2.5.8 INTA/Rsvd                                                  |       |
|       | /       | 5.2.5.9 Firmware                                                   |       |
|       | 5.2.6   | Address Regions above 4 GB                                         |       |
|       |         | 5.2.6.1 High System Memory                                         |       |
|       |         | 5.2.6.2Memory Mapped IO High                                       |       |
|       | 5.2.7   | Protected System DRAM Regions                                      |       |
| 5.3   |         | ress Space                                                         |       |
| 0.0   | 5.3.1   | •                                                                  | 285   |
|       | 5.3.2   | ISA Addresses                                                      |       |
|       | 5.3.3   | CFC/CF8 Addresses                                                  |       |
|       | 5.3.4   | PCIe Device I/O Addresses                                          |       |
| 5.4   | Configu | uration/CSR Space                                                  |       |
|       | 5.4.1   | PCIe Configuration Space 2                                         |       |
|       |         |                                                                    |       |

5



| 5.5 | System | n Management Mode (SMM)                                      | 287 |
|-----|--------|--------------------------------------------------------------|-----|
|     | 5.5.1  | SMM Space Definition                                         | 287 |
|     | 5.5.2  | SMM Space Restrictions                                       | 288 |
|     | 5.5.3  | SMM Space Combinations                                       | 288 |
|     | 5.5.4  | SMM Control Combinations                                     | 289 |
|     | 5.5.5  | SMM Space Decode and Transaction Handling                    | 289 |
|     | 5.5.6  | Processor WB Transaction to an Enabled SMM Address Space     | 289 |
|     | 5.5.7  | SMM Access Through GTT TLB                                   | 289 |
| 5.6 | Memor  | y Shadowing                                                  | 290 |
| 5.7 | IIO Ad | dress Map Notes                                              | 290 |
|     | 5.7.1  | Memory Recovery                                              | 290 |
|     | 5.7.2  | Non-Coherent Address Space                                   | 290 |
| 5.8 | IIO Ad | dress Decoding                                               | 291 |
|     | 5.8.1  | Outbound Address Decoding                                    | 291 |
|     |        | 5.8.1.1 General Overview                                     | 291 |
|     |        | 5.8.1.2 FWH Decoding                                         |     |
|     |        | 5.8.1.3 Other Outbound Target Decoding                       |     |
|     |        | 5.8.1.4 Summary of Outbound Target Decoder Entries           |     |
|     |        | 5.8.1.5 Summary of Outbound Memory/IO/Configuration Decoding |     |
|     | 5.8.2  | Inbound Address Decoding                                     |     |
|     |        | 5.8.2.1 Overview                                             |     |
|     | F 0 0  | 5.8.2.2 Summary of Inbound Address Decoding                  |     |
|     | 5.8.3  | Intel <sup>®</sup> VT-d Address Map Implications             | 300 |



# Figures

| Memory Map to PCI Express* Device Configuration Space                      | 22                                                                                                                                                                                                                                                                            |
|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Processor Configuration Cycle Flowchart                                    | 23                                                                                                                                                                                                                                                                            |
| DMI Port (Device 0) and PCI Express* Root Ports Type 1 Configuration Space | 29                                                                                                                                                                                                                                                                            |
| Base Address of Intel <sup>®</sup> VT-d Remap Engines                      | 137                                                                                                                                                                                                                                                                           |
| Padscan Accessibility Mechanism                                            | 230                                                                                                                                                                                                                                                                           |
| System address Map                                                         | 277                                                                                                                                                                                                                                                                           |
| VGA/SMM and Legacy C/D/E/F Regions                                         | 279                                                                                                                                                                                                                                                                           |
| Pre-allocated Memory Example for 64 MB DRAM, 1 MB VGA, 1 MB GTT Stolen     |                                                                                                                                                                                                                                                                               |
| and 1 MB TSEG                                                              | 281                                                                                                                                                                                                                                                                           |
|                                                                            | Processor Configuration Cycle Flowchart<br>DMI Port (Device 0) and PCI Express* Root Ports Type 1 Configuration Space<br>Base Address of Intel <sup>®</sup> VT-d Remap Engines<br>Padscan Accessibility Mechanism<br>System address Map<br>VGA/SMM and Legacy C/D/E/F Regions |

# **Tables**

| 3-1  | Functions Handled by the Processor Integrated I/O (IIO)                                           | 28             |
|------|---------------------------------------------------------------------------------------------------|----------------|
| 3-2  | Device 0 (DMI) Configuration Map                                                                  |                |
| 3-3  | Device 0 (DMI) Extended Configuration Map                                                         |                |
| 3-4  | Device 3,5 PCI Express* Registers Legacy Configuration Map                                        |                |
| 3-5  | Device 3,5 PCI Express* Registers Extended Configuration Map                                      |                |
| 3-6  | DMI RCRB Registers                                                                                |                |
| 3-7  | Core Registers (Device 8, Function 0) — Offset 000h–0FFh                                          |                |
| 3-8  | Core Registers (Device 8, Function 0) — Offset 100h–1FFh                                          |                |
| 3-9  | Core Registers (Device 8, Function 1) — Semaphore and ScratchPad                                  |                |
|      | Registers (Sheet 1 of 2)                                                                          | <del>7</del> 4 |
| 3-10 | Core Registers (Device 8, Function 1) — Semaphore and ScratchPad                                  |                |
|      | Registers (Sheet 2 of 2)                                                                          | <del>9</del> 5 |
| 3-11 | Core Registers (Device 8, Function 2) — System Control/Status Registers                           | 76             |
| 3-12 | Core Registers (Device 8, Function 3) — Miscellaneous Registers                                   |                |
| 3-13 | Intel <sup>®</sup> VT-d Memory Mapped Registers — 00h–FFh, 1000h–10FFh                            |                |
| 3-14 | Intel <sup>®</sup> VT-d Memory Mapped Registers — 100h–1FFh, 1100h–11FFh                          | 39             |
| 3-15 | Intel <sup>®</sup> Trusted Execution Technology Registers15                                       | 57             |
| 3-16 | Intel <sup>®</sup> Trusted Execution Technology Registers, cont'd                                 |                |
| 3-17 | Intel <sup>®</sup> Trusted Execution Technology Registers, cont'd                                 |                |
| 3-18 | Intel <sup>®</sup> Trusted Execution Technology Registers, cont'd 16                              |                |
| 3-19 | Intel <sup>®</sup> Trusted Execution Technology Registers, cont'd16                               | 51             |
| 3-20 | Intel <sup>®</sup> QuickPath Interconnect Physical/Link Map Port 0 (Device 16)                    | 76             |
| 3-21 | CSR Intel <sup>®</sup> QuickPath Interconnect Routing Layer, Protocol (Device 16, Function 1). 18 |                |
| 4-1  | Functions Specifically Handled by the Processor                                                   |                |
| 4-2  | Device 0, Function 0 — Generic Non-core Registers 18                                              |                |
| 4-3  | Device 0, Function 1 — System Address Decoder Registers 18                                        |                |
| 4-4  | Device 2, Function 0 — Intel <sup>®</sup> QuickPath Interconnect Link 0 Registers 18              |                |
| 4-5  | Device 2, Function 1 — Intel <sup>®</sup> QuickPath Interconnect Physical 0 Registers 18          |                |
| 4-6  | Device 3, Function 0 — Integrated Memory Controller Registers                                     |                |
| 4-7  | Device 3, Function 1 — Target Address Decoder Registers 19                                        |                |
| 4-8  | Device 3, Function 2 — Memory Controller Test Registers 19                                        |                |
| 4-9  | Device 3, Function 4 — Integrated Memory Controller Test Registers                                | <del>7</del> 2 |
| 4-10 | Device 4, Function 0 — Integrated Memory Controller Channel 0                                     |                |
|      | Control Registers                                                                                 | <del>)</del> 3 |
| 4-11 | Device 4, Function 1 — Integrated Memory Controller Channel 0                                     |                |
|      | Address Registers                                                                                 | <del>9</del> 4 |
| 4-12 | Device 4, Function 2 — Integrated Memory Controller Channel 0                                     |                |
|      | Rank Registers                                                                                    | ₹5             |



| 4-13 | Device 4, Function 3 — Integrated Memory Controller Channel 0<br>Thermal Control Registers                                                               | . 196 |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 4-14 | Device 5, Function 0 — Integrated Memory Controller Channel 1<br>Control Registers                                                                       |       |
| 4-15 | Device 5, Function 1 — Integrated Memory Controller Channel 1<br>Address Registers                                                                       | . 198 |
| 4-16 | Device 5, Function 2 — Integrated Memory Controller Channel 1<br>Rank Registers                                                                          | . 199 |
| 4-17 | Device 5, Function 3 — Integrated Memory Controller Channel 1<br>Thermal Control Registers                                                               |       |
| 4-18 | Padscan Accessible Parameters                                                                                                                            |       |
| 4-19 | Scan Chains                                                                                                                                              |       |
| 4-20 | Halt and Mask Bit Usage                                                                                                                                  | . 230 |
| 4-21 | Padscan Registers                                                                                                                                        | . 230 |
| 5-1  | Transaction Address Ranges – Compatible, High, and TSEG                                                                                                  | . 287 |
| 5-2  | SMM Space Table                                                                                                                                          | . 288 |
| 5-3  | SMM Control Table                                                                                                                                        | . 289 |
| 5-4  | Outbound Target Decoder Entries                                                                                                                          | . 293 |
| 5-5  | Decoding of Outbound Memory Requests from Intel <sup>®</sup> QuickPath Interconnect (from processor or remote Peer-to-Peer)                              | . 293 |
| 5-6  | Decoding of Outbound Configuration Requests (from Processor or Peer-to-<br>Peer) from Intel <sup>®</sup> QuickPath Interconnect and Decoding of Outbound |       |
|      | Peer-to-Peer Completions from Intel QuickPath Interconnect                                                                                               |       |
| 5-7  | Subtractive Decoding of Outbound I/O Requests from Intel® QuickPath Interconnect                                                                         | t 294 |
| 5-8  | Inbound Memory Address Decoding                                                                                                                          | . 296 |
| 5-9  | Inbound I/O Address Decoding                                                                                                                             | . 298 |
| 5-10 | Inbound Configuration Request Decoding                                                                                                                   | . 299 |



# **Revision History**

| Revision<br>Number | Description     | Revision<br>Date  |
|--------------------|-----------------|-------------------|
| -001               | Initial release | September<br>2009 |







# **1** Introduction

This is Volume 2 of the Datasheet for the Intel<sup>®</sup> Core<sup>™</sup> i7-800 and i5-700 desktop processor series.

The processor contains one or more PCI devices within a single physical component. The configuration registers for these devices are mapped as devices residing on the PCI Bus assigned for the processor socket. This document describes these configuration space registers or device-specific control and status registers (CSRs) only. This document does NOT include Model Specific Registers (MSRs).

- *Note:* Throughout this document, the Intel<sup>®</sup> Core<sup>™</sup> i7-800 and i5-700 desktop processor series may be referred to as "processor".
- *Note:* Througout this document, the Intel<sup>®</sup> 5 series Chipset Platform Controller Hub Platform Controller Hub is also referred to as "PCH".
- *Note:* The term "DT" refers to desktop platforms.

## 1.1 **Register Terminology**

Registers and register bits are assigned one or more of the following attributes. These attributes define the behavior of register and the bit(s) that are contained with in. All bits are set to default values by hard reset. Sticky bits retain their states between hard resets.

| Term | Description                                                                                                                                                                                                               |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RO   | <b>Read Only.</b> If a register bit is read only, the hardware sets its state. The bit may be read by software. Writes to this bit have no effect.                                                                        |
| WO   | Write Only. The register bit is not implemented as a bit. The write causes some hardware event to take place.                                                                                                             |
| RWO  | <b>Read/Write Once.</b> These bits can be read by software. After reset, these bits can only be written by software once, after which the bits becomes 'Read Only'.                                                       |
| RW   | Read/Write. A register bit with this attribute can be read and written by software.                                                                                                                                       |
| RC   | <b>Read Clear.</b> The bit or bits can be read by software, but the act of reading causes the value to be cleared.                                                                                                        |
| RCW  | <b>Read Clear/Write.</b> A register bit with this attribute will get cleared after the read. The register bit can be written.                                                                                             |
| RW1C | <b>Read/Write 1 Clear.</b> A register bit with this attribute can be read or cleared by software.<br>In order to clear this bit, a one must be written to it. Writing a zero will have no effect.                         |
| RWOC | <b>Read/Write 0 Clear.</b> A register bit with this attribute can be read or cleared by software.<br>In order to clear this bit, a zero must be written to it. Writing a one will have no effect.                         |
| ROS  | <b>RO Sticky.</b> These bits can only be read by software, writes have no effect. The value of the bits is determined by the hardware only. These bits are only re-initialized to their default value by a PWRGOOD reset. |
| RWS  | <b>R/W Sticky</b> .These bits can be read and written by software. These bits are only re-<br>initialized to their default value by a PWRGOOD reset.                                                                      |
| RW1S | <b>Read/Write 1 Set.</b> A register bit can be either read or set by software. In order to set this bit, a one must be written to it. Writing a zero to this bit has no effect. Hardware will clear this bit.             |
| RWOS | <b>Read/Write 0 Set.</b> A register bit can be either read or set by software. In order to set this bit, a zero must be written to it. Writing a one to this bit has no effect. Hardware will clear this bit.             |
| RWL  | <b>Read/Write/Lock.</b> A register bit with this attribute can be read or written by software.<br>Hardware or a configuration bit can lock the bit and prevent it from being updated.                                     |



| Term                                         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RWO                                          | <b>Read/Write Once.</b> A register bit with this attribute can be written to only once after power up. After the first write, the bit becomes read only. This attribute is applied on a bit by bit basis. For example, if the RWO attribute is applied to a 2-bit field, and only one bit is written, then the written bit cannot be rewritten (unless reset). The unwritten bit, of the field, may still be written once. This is special case of RWL.                                                                                                                                                                                                                                             |
| RWDS                                         | <b>RW and Sticky.</b> Re-initialized to default value only with POWERGOOD reset. Value written will take effect on the next Link layer init.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| RRW                                          | <b>Read/Restricted Write.</b> This bit can be read and written by software. However, only supported values will be written. Writes of non supported values will have no effect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| L                                            | Lock. A register bit with this attribute becomes Read Only after a lock bit is set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| RSVD/RV                                      | <b>Reserved Bit.</b> This bit is reserved for future expansion and must not be written. The latest version of the <i>PCI Local Bus Specification</i> , requires that reserved bits must be preserved. Any software that modifies a register that contains a reserved bit is responsible for reading the register, modifying the desired bits, and writing back the result.                                                                                                                                                                                                                                                                                                                          |
| Reserved Bits                                | Some of the processor registers described in this section contain reserved bits. These bits are labeled "Reserved". Software must deal correctly with fields that are reserved. On reads, software must use appropriate masks to extract the defined bits and not rely on reserved bits being any particular value. On writes, software must ensure that the values of reserved bit positions are preserved. That is, the values of reserved bit positions must first be read, merged with the new values for other bit positions and then written back. Note that software does not need to perform a read-merge-write operation for the Configuration Address (CONFIG_ADDRESS) register.          |
| Reserved<br>Registers                        | In addition to reserved bits within a register, the processor contains address locations in the configuration space that are marked either "Reserved" or "Intel Reserved". The processor responds to accesses to "Reserved" address locations by completing the host cycle. When a "Reserved" register location is read, a zero value is returned. ("Reserved" registers can be 8, 16, or 32 bits in size). Writes to "Reserved" registers have no effect on the processor. Registers that are ®marked as "Intel Reserved" must not be modified by system software. Writes to "Intel Reserved" registers may cause system failure. Reads to "Intel Reserved" registers may return a non-zero value. |
| Default Value<br>upon a Reset                | Upon a reset, the processor sets all of its internal configuration registers to predetermined default states. Some register values at reset are determined by external strapping options. The default state represents the minimum functionality feature set required to successfully bring up the system. Hence, it does not represent the optimal system configuration. It is the responsibility of the system initialization software (usually BIOS) to properly determine the DRAM configurations, operating parameters and optional system features that are applicable, and to program the processor registers accordingly.                                                                   |
| "ST" appended to<br>the end of a bit<br>name | The bit is "sticky" or unchanged by a hard reset. These bits can only be cleared by a PWRGOOD reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

§



# 2 Configuration Process and Registers

## 2.1 Platform Configuration Structure

The DMI physically connects the processor and the Intel Platform Controller Hub (PCH). From a configuration standpoint, the DMI is logically PCI Bus 0. A physical PCI Bus 0 does not exist. DMI and the internal devices in the processor Integrated I/O (IIO) and Intel PCH logically constitute PCI Bus 0 to configuration software. As a result, all devices internal to the processor and the Intel PCH appear to be on PCI Bus 0.

The system primary PCI expansion bus is physically attached to the Intel PCH and, from a configuration perspective, appears to be a hierarchical PCI bus behind a PCI-to-PCI bridge and, therefore, has a programmable PCI Bus number. The PCI Express\* Graphics Attach appears to system software to be a real PCI bus behind a PCI-to-PCI bridge that is a device resident on PCI Bus 0.

Devices residing in the Processor Uncore appear on PCI Bus FFh. There is a programmable base bus number that determines the top bus number to start top down processor socket to PCI bus mapping. The processors default to 255 as the top bus number. However, this top bus number can be redefined by the SAD\_PCIEXBAR CSR (Bus: FFh, Device 0, Function 1, Register offset 50h).

## 2.1.1 Processor Integrated I/O (IIO) Devices (PCI Bus 0)

The processor IIO contains the following PCI devices within a single, physical component. The configuration registers for the devices are mapped as devices residing on PCI Bus 0.

- Device 0 DMI Root Port. Logically this appears as a PCI device residing on PCI Bus 0. Device 0 contains the standard PCI header registers, extended PCI configuration registers and DMI device specific configuration registers.
- Device 3 PCI Express Root Port 1. Logically this appears as a "virtual" PCI-to-PCI bridge residing on PCI Bus 0 and is compliant with the *PCI Express Local Bus Specification Revision 1.0.* Device 3 contains the standard PCI Express/PCI configuration registers including PCI Express Memory Address Mapping registers. It also contains the extended PCI Express configuration space that includes PCI Express error status/control registers and Isochronous and Virtual Channel controls.
- Device 5 PCI Express Root Port 3. Logically this appears as a "virtual" PCI-to-PCI bridge residing on PCI Bus 0 and is compliant with *PCI Express Local Bus Specification Revision 1.0.* Device 5 contains the standard PCI Express/PCI configuration registers including PCI Express Memory Address Mapping registers. It also contains the extended PCI Express configuration space that include PCI Express error status/control registers and Isochronous and Virtual Channel controls.
- Device 8 Integrated I/O Core. This device contains the Standard PCI registers for each of its functions. This device implements four functions; Function 0 contains Address Mapping, Intel<sup>®</sup> Virtualization Technology (Intel<sup>®</sup> VT) for Directed I/O (Intel VT-d) related registers and other system management registers. Function 1 contains Semaphore and Scratchpad registers, Function 3 contains System



Control/Status registers and Function 4 contains miscellaneous control/status registers on power management and throttling.

• **Device 16** — Intel<sup>®</sup> QuickPath Interconnect. Device 16, Function 0 contains the Intel<sup>®</sup> QuickPath Interconnect configuration registers for Intel QuickPath Interconnect Link. Device 16, Function 1 contains the routing and protocol.

## 2.1.2 Processor Uncore Devices (PCI Bus – FFh)

The processor Uncore contains the following devices within a single, physical component. The configuration registers for these devices are mapped as devices residing on the PCI bus assigned for the processor socket. Bus number is derived by the maximum bus range setting and processor socket number.

- Device 0 Generic processor non-core. Device 0, Function 0 contains the generic non-core configuration registers for the processor and resides at DID (Device ID) of 2C50-7h. Device 0, Function 1 contains the System Address Decode registers and resides at DID of 2C81h.
- **Device 2** Intel QuickPath Interconnect. Device 2, Function 0 contains the Intel QuickPath Interconnect configuration registers for Intel QuickPath Interconnect Link 0 and resides at DID of 2C90h. Device 2, Function 1 contains the physical layer registers for Intel QuickPath Interconnect Link 0 and resides at DID of 2C91h.
- **Device 3** Integrated Memory Controller. Device 3, Function 0 contains the general registers for the Integrated Memory Controller and resides at DID of 2C98h. Device 3, Function 1 contains the Target Address Decode registers for the Integrated Memory Controller and resides at DID of 2C99h. Device 3, Function 4 contains the test registers for the Integrated Memory Controller and resides at DID of 2C9C.
- **Device 4** Integrated Memory Controller Channel 0. Device 4, Function 0 contains the control registers for Integrated Memory Controller Channel 0 and resides at DID of 2CA0h. Device 4, Function 1 contains the address registers for Integrated Memory Controller Channel 0 and resides at DID of 2CA1h. Device 4, Function 2 contains the rank registers for Integrated Memory Controller Channel 0 and resides at DID of 2CA2h. Device 4, Function 3 contains the thermal control registers for Integrated Memory Controller Channel 0 and resides at DID of 2CA2h. Device 4, Function 3 contains the thermal control registers for Integrated Memory Controller Channel 0 and resides at DID of 2CA2h.
- Device 5 Integrated Memory Controller Channel 1. Device 5, Function 0 contains the control registers for Integrated Memory Controller Channel 1 and resides at DID of 2CA8h. Device 5, Function 1 contains the address registers for Integrated Memory Controller Channel 1 and resides at DID of 2CA9h. Device 5, Function 2 contains the rank registers for Integrated Memory Controller Channel 1 and resides at DID of 2CAAh. Device 5, Function 3 contains the thermal control registers for Integrated Memory Controller Channel 1 and resides at DID of 2CABh.



## 2.2 Configuration Mechanisms

The processor is the originator of configuration cycles. Internal to the processor transactions received through both of the below configuration mechanisms are translated to the same format.

## 2.2.1 Standard PCI Express\* Configuration Mechanism

The following is the mechanism for translating processor I/O bus cycles to configuration cycles.

The PCI specification defines a slot based "configuration space" that allows each device to contain up to eight functions, with each function containing up to 256, 8-bit configuration registers. The PCI specification defines two bus cycles to access the PCI configuration space: Configuration Read and Configuration Write. Memory and I/O spaces are supported directly by the processor. Configuration space is supported by a mapping mechanism implemented within the processor.

The configuration access mechanism makes use of the CONFIG\_ADDRESS Register (at I/O address 0CF8h though 0CFBh) and CONFIG\_DATA Register (at I/O address 0CFCh though 0CFFh). To reference a configuration register, a DW I/O write cycle is used to place a value into CONFIG\_ADDRESS that specifies the PCI bus, the device on that bus, the function within the device and a specific configuration register of the device function being accessed. CONFIG\_ADDRESS[31] must be 1 to enable a configuration cycle. CONFIG\_DATA then becomes a window into the four bytes of configuration space specified by the contents of CONFIG\_ADDRESS. Any read or write to CONFIG\_DATA will result in the processor translating the CONFIG\_ADDRESS into the appropriate configuration cycle.

The processor is responsible for translating and routing the processor's I/O accesses to the CONFIG\_ADDRESS and CONFIG\_DATA registers to internal processor configuration registers, DMI, or PCI Express.

### 2.2.2 PCI Express\* Configuration Mechanism

PCI Express extends the configuration space to 4096 bytes per device/function as compared to 256 bytes allowed by PCI Specification Revision 2.3. PCI Express configuration space is divided into a PCI 2.3 compatible region, which consists of the first 256 bytes of a logical device's configuration space and a PCI Express extended region that consists of the remaining configuration space.

The PCI-compatible region can be accessed using either the Standard PCI Configuration Mechanism or using the PCI Express Enhanced Configuration Mechanism described in this section. The extended configuration registers may only be accessed using the PCI Express Enhanced Configuration Mechanism. To maintain compatibility with PCI configuration addressing mechanisms, system software must access the extended configuration space using 32-bit operations (32-bit aligned) only. These 32-bit operations include byte enables allowing only appropriate bytes within the DWord to be accessed. Locked transactions to the PCI Express memory mapped configuration address space are not supported. All changes made using either access mechanism are equivalent.

The PCI Express Enhanced Configuration Mechanism utilizes a flat memory-mapped address space to access device configuration registers. This address space is reported by the system firmware to the operating system. The register, SAD\_PCIEXBAR defines



the base address for the block of addresses below 4 GB for the configuration space associated with busses, devices and functions that are potentially a part of the PCI Express root complex hierarchy. In the SAD\_PCIEXBAR register there exists controls to limit the size of this reserved memory mapped space. 256 MB is the amount of address space required to reserve space for every bus, device, and function that could possibly exist. Options for 128 MB and 64 MB exist in order to free up those addresses for other uses. In these cases the number of busses and all of their associated devices and functions are limited to 128 or 64 busses, respectively.

The PCI Express Configuration Transaction Header includes an additional four bits (ExtendedRegisterAddress[3:0]) between the Function Number and Register Address fields to provide indexing into the 4 KB of configuration space allocated to each potential device. For PCI Compatible Configuration Requests, the Extended Register Address field must be all zeros.



#### Figure 2-1. Memory Map to PCI Express\* Device Configuration Space

As with PCI devices, each device is selected based on decoded address information that is provided as a part of the address portion of Configuration Request packets. A PCI Express device will decode all address information fields (bus, device, function and extended address numbers) to provide access to the correct register.

To access this space (step 1 is done only once by BIOS),

- Write to CSR address 01050h to enable the PCI Express enhanced configuration mechanism by writing 1 to Bit 0 of the SAD\_PCIEXBAR register. Allocate either 256, 128, or 64 busses to PCI Express by writing "000", "111", or "110," respectively, to Bits 3:1. Pick a naturally aligned base address for mapping the configuration space onto memory space using 1 MB per bus number and write that base address into Bits 39:20.
- 2. Calculate the host address of the register you wish to set using (PCI Express base + (bus number \* 1 MB) + (device number \* 32 KB) + (function number \* 4 KB) + (1 B \* offset within the function) = host address).
- 3. Use a memory write or memory read cycle to the calculated host address to write or read that register.



## 2.3 Routing Configuration Accesses

The processor supports two PCI related interfaces: DMI and PCI Express. The processor is responsible for routing PCI and PCI Express configuration cycles to the appropriate device that is an integrated part of the processor or to one of these two interfaces. Configuration cycles to the PCH internal devices and Primary PCI (including downstream devices) are routed to the PCH using DMI. Configuration cycles to both the PCI Express Graphics PCI compatibility configuration space and the PCI Express Graphics port device or associated link.







## 2.3.1 Internal Device Configuration Accesses

The processor decodes the Bus Number (Bits 23:16) and the Device Number fields of the CONFIG\_ADDRESS register. If the Bus Number field of CONFIG\_ADDRESS is 0, the configuration cycle is targeting a PCI Bus 0 device.

If the targeted PCI Bus 0 device exists in the processor and is not disabled, the configuration cycle is claimed by the appropriate device.

## 2.3.2 Bridge-Related Configuration Accesses

Configuration accesses on PCI Express or DMI are PCI Express Configuration Transaction Layer Packets (TLPs).

- Bus Number [7:0] is Header Byte 8 [7:0]
- Device Number [4:0] is Header Byte 9 [7:3]
- Function Number [2:0] is Header Byte 9 [2:0]

And special fields for this type of TLP:

- Extended Register Number [3:0] is Header Byte 10 [3:0]
- Register Number [5:0] is Header Byte 11 [7:2]

See the *PCI Express Specification* for more information on both the PCI 2.3 compatible and PCI Express Enhanced Configuration Mechanism and transaction rules.

### 2.3.2.1 PCI Express\* Configuration Accesses

When the Bus Number of a Type 1 Standard PCI Configuration cycle or PCI Express Enhanced Configuration access matches the Device 1 Secondary Bus Number a PCI Express Type 0 Configuration TLP is generated on the PCI Express link targeting the device directly on the opposite side of the link. This should be Device 0 on the bus number assigned to the PCI Express link (likely Bus 1).

The device on other side of link must be Device 0. The processor will Master Abort any Type 0 Configuration access to a non-zero Device number. If there is to be more than one device on that side of the link there must be a bridge implemented in the downstream device.

When the Bus Number of a Type 1 Standard PCI Configuration cycle or PCI Express Enhanced Configuration access is within the claimed range (between the upper bound of the bridge device's Subordinate Bus Number register and the lower bound of the bridge device's Secondary Bus Number register) but doesn't match the Device 1 Secondary Bus Number, a PCI Express Type 1 Configuration TLP is generated on the secondary side of the PCI Express link.

PCI Express Configuration Writes:

- The processor will translate writes to PCI Express extended configuration space to configuration writes on the backbone internally.
- Posted writes to extended space are non-posted on the PCI Express or DMI (that is, translated to configuration writes).



#### 2.3.2.2 DMI Configuration Accesses

Accesses to disabled processor internal devices, bus numbers not claimed by the Host-PCI Express bridge, or PCI Bus 0 devices not part of the processor will subtractively decode to the PCH and consequently be forwarded over the DMI using a PCI Express configuration TLP. In Figure 2-2, the subtractive decode is completed by testing Devices 0 through n, where Devices 0 through n, if enabled and Function 0 is present in the processor are claimed by the processor.

If the Bus Number is zero, the processor will generate a Type 0 Configuration Cycle TLP on DMI. If the Bus Number is non-zero, and falls outside the range claimed by the Host-PCI Express bridge, the processor will generate a Type 1 Configuration Cycle TLP on DMI.

The PCH routes configurations accesses in a manner similar to the processor. The PCH decodes the configuration TLP and generates a corresponding configuration access. Accesses targeting a device on PCI Bus 0 may be claimed by an internal device. The PCH compares the non-zero Bus Number with the Secondary Bus Number and Subordinate Bus Number registers of its PCI-to-PCI bridges to determine if the configuration access is meant for Primary PCI, or some other downstream PCI bus or PCI Express link.

Configuration accesses that are forwarded to the PCH, but remain unclaimed by any device or bridge will result in a master abort.

## 2.4 Processor Register Introduction

The processor contains two sets of software accessible registers – control registers and internal configuration registers:

- Control registers are I/O mapped into the processor I/O space. These registers control access to PCI and PCI Express configuration space (see Section 2.5, I/O Mapped Registers).
- Internal configuration registers residing within the processor are partitioned into the device register sets as indicated in Section 2.1.1 and Section 2.1.2.

The processor internal registers (I/O Mapped, Configuration and PCI Express Extended Configuration registers) are accessible by the Host processor. The registers that reside within the lower 256 bytes of each device can be accessed as byte, word (16 bit), or DWord (32 bit) quantities, with the exception of CONFIG\_ADDRESS, which can only be accessed as a DWord. All multi-byte numeric fields use "little-endian" ordering (that is, lower addresses contain the least significant parts of the field). Registers that reside in bytes 256 through 4095 of each device may only be accessed using memory mapped transactions in DWord (32 bit) quantities.

Some of the processor registers described in this section contain reserved bits; these bits are labeled "Reserved". Software must not modify reserved fields. On reads, software must use appropriate masks to extract the defined bits and not rely on reserved bits being any particular value. On writes, software must ensure that the values of reserved bit positions are preserved. That is, the values of reserved bit positions and then written back. Note that the software does not need to perform read, merge, and write operation for the Configuration Address Register.



In addition to reserved bits within a register, the processor contains address locations in the configuration space of the Host Bridge entity that are marked either "Reserved" or "Intel Reserved". The processor responds to accesses to "Reserved" address locations by completing the host cycle. When a "Reserved" register location is read, a zero value is returned. ("Reserved" registers can be 8, 16, or 32 bits in size). Registers that are marked as "Intel Reserved" must not be modified by system software. Writes to "Intel Reserved" registers may cause system failure. Reads from "Intel Reserved" registers may return a non-zero value.

Upon a Full Reset, the processor sets its entire set of internal configuration registers to predetermined default states. Some register values at reset are determined by external strapping options. The default state represents the minimum functionality feature set required to successfully bring up the system. Hence, it does not represent the optimal system configuration. It is the responsibility of the system initialization software (usually BIOS) to properly determine the DRAM configurations, operating parameters, and optional system features that are applicable, and to program the processor registers accordingly.

# 2.5 I/O Mapped Registers

The processor contains two registers that reside in the processor I/O address space – the Configuration Address (CONFIG\_ADDRESS) Register and the Configuration Data (CONFIG\_DATA) Register. The Configuration Address Register enables/disables the configuration space and determines what portion of configuration space is visible through the Configuration Data window.

§



# 3 Processor Integrated I/O (IIO) Configuration Registers

## 3.1 **Processor IIO Devices (PCI Bus 0)**

The processor Integrated I/O (IIO) contains the following PCI devices within a single, physical component. The configuration registers for the devices are mapped as devices residing on PCI Bus 0.

- Device 0 DMI Root Port. Logically this appears as a PCI device residing on PCI Bus 0. Device 0 contains the standard PCI header registers, extended PCI configuration registers and DMI device specific configuration registers.
- **Device 3** PCI Express Root Port 1. Logically this appears as a "virtual" PCI-to-PCI bridge residing on PCI Bus 0 and is compliant with the *PCI Express Local Bus Specification Revision 1.0.* Device 3 contains the standard PCI Express/PCI configuration registers including PCI Express Memory Address Mapping registers. It also contains the extended PCI Express configuration space that include PCI Express error status/control registers and Isochronous and Virtual Channel controls.
- Device 5 PCI Express Root Port 3. Logically this appears as a "virtual" PCI-to-PCI bridge residing on PCI Bus 0 and is compliant with PCI Express Local Bus Specification Revision 1.0. Device 5 contains the standard PCI Express/PCI configuration registers including PCI Express Memory Address Mapping registers. It also contains the extended PCI Express configuration space that include PCI Express error status/control registers and Isochronous and Virtual Channel controls.
- **Device 8** Integrated I/O Core. This device contains the Standard PCI registers for each of its functions. This device implements four functions; Function 0 contains Address Mapping, Intel VT-d related registers and other system management registers. Function 1 contains Semaphore and Scratchpad registers. Function 3 contains System Control/Status registers. Function 4 contains miscellaneous control/status registers on power management and throttling.
- **Device 16** Intel QuickPath Interconnect. Device 16, Function 0 contains the Intel QuickPath Interconnect configuration registers for Intel QuickPath Interconnect Link. Device 16, Function 1 contains the routing and protocol.



# 3.2 Device Mapping

All devices on the Integrated I/O Module reside on PCI Bus 0. Table 3-1 describes the devices and functions that the integrated I/O (IIO) module implements or routes specifically.

#### Table 3-1. Functions Handled by the Processor Integrated I/O (IIO)

| Register Group                    | DID        | Device | Function | Comment                                              |
|-----------------------------------|------------|--------|----------|------------------------------------------------------|
| DMI                               | D131h = DT | 0      | 0        |                                                      |
| PCI Express Root Port 1           | D138h      | 3      | 0        | x16 or x8 max link width                             |
| PCI Express Root Port 3           | D13Ah      | 5      | 0        | x8 max link width                                    |
| Core                              | D155h      | 8      | 0        | Address mapping, Intel VT-d,<br>System Management    |
| Core                              | D156h      | 8      | 1        | Semaphore and Scratchpad registers                   |
| Core                              | D157h      | 8      | 2        | System control/status registers                      |
| Core                              | D158h      | 8      | 3        | Miscellaneous registers                              |
| Intel QuickPath Interconnect Port | D150h      | 16     | 0        | Intel QuickPath Interconnect Link                    |
| Intel QuickPath Interconnect Port | D151h      | 16     | 1        | Intel QuickPath Interconnect<br>Routing and Protocol |

## 3.2.1 Unimplemented Devices/Functions and Registers

Configuration reads to unimplemented functions and devices will return all ones emulating a master abort response. There is no asynchronous error reporting when a configuration read master aborts. Configuration writes to unimplemented functions and devices will return a normal response to Intel QuickPath Interconnect.

Software should not attempt or rely on reads or writes to unimplemented registers or register bits. Software should also not attempt to modify Reserved bits or any unused bits called out specifically. Unimplemented registers return all zeroes when read. Writes to unimplemented registers are ignored. For configuration writes to these registers, the completion is returned with a normal completion status (not master-aborted).

# 3.3 PCI Express\*/DMI Configuration Registers

This section covers the configuration space registers for PCI Express and DMI. The first part of this section describes the standard PCI header space from 0h to 3Fh. The second part describes the device specific region from 40h to FFh. The third part describes the PCI Express enhanced configuration region.

### 3.3.1 Other Register Notes

Note that in general, all register bits in the standard PCI header space (offset 0h–3Fh) or in any OS-visible capability registers, that control the address decode like MSE, IOSE, VGAEN or otherwise control transaction forwarding must be treated as dynamic bits in the sense that these register bits could be changed by the OS when there is traffic flowing through the IIO. Note that the address register themselves can be



treated as static in the sense that they will not be changed without the decode control bits being clear. Registers outside of this standard space will be noted as dynamic when appropriate.

## 3.3.2 Configuration Register Map

#### Figure 3-1. DMI Port (Device 0) and PCI Express\* Root Ports Type 1 Configuration Space





Figure 3-1 illustrates how each PCI Express port's configuration space appears to software. Each PCI Express configuration space has three regions:

- **Standard PCI Header** This region is the standard PCI-to-PCI bridge header providing legacy OS compatibility and resource management.
- PCI Device Dependent Region This region is also part of standard PCI configuration space and contains the PCI capability structures and other port specific registers. For the IIO, the supported capabilities are:
  - SVID/SDID Capability
  - Message Signalled Interrupts
  - Power Management
  - PCI Express Capability
- PCI Express Extended Configuration Space This space is an enhancement beyond standard PCI and only accessible with PCI Express aware software.

Note that all the capabilities listed above for a PCI Express port are required for a DMI port. Through the rest of the chapter, as each register is elaborated, it will be noted which registers are applicable to the PCI Express port and which are applicable to the DMI port.



|         |           | -        |            | ip      |           |          |     |
|---------|-----------|----------|------------|---------|-----------|----------|-----|
| DID VID |           | D        | 00h        |         |           |          | 80h |
| PCISTS  | PCIO      | CMD      | 04h        |         |           |          | 84h |
| CCR RID |           | 08h      |            |         |           | 88h      |     |
| HDR     | PLAT      | CLSR     | 0Ch        |         |           |          | 8Ch |
|         |           |          | 10h        | PEGCAP  | PEGNXTPTR | PEGCAPID | 90h |
|         |           |          | 14h        |         | /CAP      |          | 94h |
|         |           |          | 18h        | DEVSTS  | DEVO      | CTRL     | 98h |
|         |           |          | 1Ch        |         | CAP       |          | 9Ch |
|         |           |          | 20h        | LNKSTS  | LNK       | CON      | A0h |
|         |           |          | 24h        |         |           |          | A4h |
|         | 1         |          | 28h        |         | 1         |          | A8h |
| SID     | SV        | ID       | 2Ch        | ROOTCAP | ROOT      | TCON     | ACh |
|         |           |          | 30h        | ROO     | TSTS      |          | B0h |
|         |           | CAPPTR   | 34h        | DEV     | CAP2      |          | B4h |
|         |           |          | 38h        |         | DEVC      | TRL2     | B8h |
|         | INTPIN    | INTLIN   | 3Ch        |         |           |          | BCh |
|         |           |          | 40h        |         | LNKC      | CON2     | C0h |
|         |           |          | 44h        |         |           |          | C4h |
|         |           |          | 48h        |         |           |          | C8h |
|         |           |          | 4Ch        |         |           |          | CCh |
| DMIR    | CBAR      |          | 50h        |         |           |          | D0h |
|         |           |          | 54h        |         |           |          | D4h |
|         |           |          | 58h        |         |           |          | D8h |
|         | 1         |          | 5Ch        |         |           |          | DCh |
| MSICTL  | MSINXTPTR | MSICAPID | 60h        | PM      | САР       |          | E0h |
| MS      | IAR       |          | 64h        | PM      | CSR       |          | E4h |
|         | MS        | IDR      | 68h<br>6Ch |         |           |          | E8h |
| MSIMSK  |           |          |            |         |           |          | ECh |
| MSIPE   | NDING     |          | 70h        |         |           |          | F0h |
|         |           |          | 74h        |         |           |          | F4h |
|         |           |          | 78h        |         |           |          | F8h |
|         |           |          | 7Ch        |         |           |          | FCh |

#### Table 3-2. Device 0 (DMI) Configuration Map



|                    | 100h         |             | 180h         |
|--------------------|--------------|-------------|--------------|
|                    | 104h         | PERFCTRLSTS | 184h         |
|                    | 108h         |             | 188h         |
|                    | 10Ch         | MISCCTRLSTS | 18Ch         |
|                    | 110h         |             | 190h         |
|                    | 114h         |             | 194h         |
|                    | 118h         |             | 198h         |
|                    | 11Ch         |             | 19Ch         |
|                    | 120h         |             | 1A0h         |
|                    | 124h         |             | 1A4h         |
|                    | 128h         |             | 1A8h         |
|                    | 12Ch         |             | 1ACh         |
|                    | 130h         |             | 1B0h         |
|                    | 134h         |             | 1B4h         |
|                    | 138h         |             | 1B8h         |
|                    | 13Ch         |             | 1BCh         |
| APICLIMIT APICBASE | 140h         |             | 1C0h         |
|                    | 144h         |             | 1C4h         |
|                    | 148h         |             | 1C8h         |
|                    | 14Ch         |             | 1CCh         |
|                    | 150h         |             | 1D0h         |
|                    | 154h         |             | 1D4h         |
|                    | 158h         |             | 1D8h         |
|                    | 15Ch         |             | 1DCh         |
|                    | 160h         | CTOCTRL     | 1E0h         |
|                    | 164h         |             | 1E4h         |
|                    |              |             | 1E8h         |
|                    | 168h         |             | IEOII        |
|                    | 168h<br>16Ch |             | 1ECh         |
|                    |              |             |              |
|                    | 16Ch         |             | 1ECh         |
|                    | 16Ch<br>170h |             | 1ECh<br>1F0h |

#### Table 3-3. Device 0 (DMI) Extended Configuration Map

| DID         VID         00h           PCISTS         PCICMD         04h           CCR         RID         08h | 80h<br>84h |
|---------------------------------------------------------------------------------------------------------------|------------|
| CCR RID 08h                                                                                                   | 84h        |
|                                                                                                               |            |
|                                                                                                               | 88h        |
| HDR PLAT CLSR 0Ch                                                                                             | 8Ch        |
| 10h PEGCAP PEGNXTPTR PEG                                                                                      | GCAPID 90h |
| 14h DEVCAP                                                                                                    | 94h        |
| SUBBUS         SECBUS         PBUS         18h         DEVSTS         DEVCTRL                                 | 98h        |
| SECSTS IOLIM IOBAS 1Ch LNKCAP                                                                                 | 9Ch        |
| MLIM MBAS 20h LNKSTS LNKCON                                                                                   | A0h        |
| PMLIMIT PMBASE 24h SLTCAP                                                                                     | A4h        |
| PMBASEU         28h         SLTSTS         SLTCON                                                             | A8h        |
| PMLIMITU 2Ch ROOTCAP ROOTCON                                                                                  | ACh        |
| 30h ROOTSTS                                                                                                   | BOh        |
| 34h DEVCAP2                                                                                                   | B4h        |
| 38h DEVCTRL2                                                                                                  | B8h        |
| BCTRL INTPIN INTLIN 3Ch                                                                                       | BCh        |
| SNXTPTR         SCAPID         40h         LNKSTS2         LNKCON2                                            | COh        |
| SID SVID 44h                                                                                                  | C4h        |
| 48h                                                                                                           | C8h        |
| 4Ch                                                                                                           | CCh        |
| 50h                                                                                                           | D0h        |
| 54h                                                                                                           | D4h        |
| 58h                                                                                                           | D8h        |
| 5Ch                                                                                                           | DCh        |
| MSICTRL MSINXTPTR MSICAPID 60h PMCAP                                                                          | E0h        |
| MSIAR 64h PMCSR                                                                                               | E4h        |
| MSIDR 68h                                                                                                     | E8h        |
| MSIMSK 6Ch                                                                                                    | ECh        |
| MSIPENDING 70h                                                                                                | F0h        |
| 74h                                                                                                           | F4h        |
| 78h                                                                                                           | F8h        |
| 7Ch                                                                                                           | FCh        |

#### Table 3-4. Device 3,5 PCI Express\* Registers Legacy Configuration Map



|           |          | 100h                                                                                 |             | 180h                                                                                 |
|-----------|----------|--------------------------------------------------------------------------------------|-------------|--------------------------------------------------------------------------------------|
|           |          | 104h                                                                                 | PERFCTRLSTS | 184h                                                                                 |
|           |          | 108h                                                                                 |             | 188h                                                                                 |
|           |          | 10Ch                                                                                 | MISCCTRLSTS | 18Ch                                                                                 |
|           |          | 110h                                                                                 |             | 190h                                                                                 |
|           |          | 114h                                                                                 |             | 194h                                                                                 |
|           |          | 118h                                                                                 |             | 198h                                                                                 |
|           |          | 11Ch                                                                                 |             | 19Ch                                                                                 |
|           |          | 120h                                                                                 |             | 1A0h                                                                                 |
|           |          | 124h                                                                                 |             | 1A4h                                                                                 |
|           |          | 128h                                                                                 |             | 1A8h                                                                                 |
|           |          | 12Ch                                                                                 |             | 1ACh                                                                                 |
|           |          | 130h                                                                                 |             | 1B0h                                                                                 |
|           |          | 134h                                                                                 |             | 1B4h                                                                                 |
|           |          | 138h                                                                                 |             | 1B8h                                                                                 |
|           |          | 13Ch                                                                                 |             | 1BCh                                                                                 |
| APICLIMIT | APICBASE | 140h                                                                                 |             | 1C0h                                                                                 |
|           |          |                                                                                      |             |                                                                                      |
|           |          | 144h                                                                                 |             | 1C4h                                                                                 |
|           |          | 144h<br>148h                                                                         |             | 1C4h<br>1C8h                                                                         |
|           |          |                                                                                      |             |                                                                                      |
|           |          | 148h                                                                                 |             | 1C8h                                                                                 |
|           |          | 148h<br>14Ch                                                                         |             | 1C8h<br>1CCh                                                                         |
|           |          | 148h<br>14Ch<br>150h                                                                 |             | 1C8h<br>1CCh<br>1D0h                                                                 |
|           |          | 148h<br>14Ch<br>150h<br>154h                                                         |             | 1C8h<br>1CCh<br>1D0h<br>1D4h                                                         |
|           |          | 148h<br>14Ch<br>150h<br>154h<br>158h                                                 | CTOCTRL     | 1C8h<br>1CCh<br>1D0h<br>1D4h<br>1D8h                                                 |
|           |          | 148h<br>14Ch<br>150h<br>154h<br>158h<br>15Ch                                         | CTOCTRL     | 1C8h<br>1CCh<br>1D0h<br>1D4h<br>1D8h<br>1DCh                                         |
|           |          | 148h<br>14Ch<br>150h<br>154h<br>158h<br>15Ch<br>160h                                 | CTOCTRL     | 1C8h<br>1CCh<br>1D0h<br>1D4h<br>1D8h<br>1DCh<br>1E0h                                 |
|           |          | 148h<br>14Ch<br>150h<br>154h<br>158h<br>15Ch<br>160h<br>164h                         | CTOCTRL     | 1C8h<br>1CCh<br>1D0h<br>1D4h<br>1D8h<br>1DCh<br>1E0h<br>1E4h                         |
|           |          | 148h<br>14Ch<br>150h<br>154h<br>158h<br>15Ch<br>160h<br>164h<br>168h                 | CTOCTRL     | 1C8h<br>1CCh<br>1D0h<br>1D4h<br>1D8h<br>1DCh<br>1E0h<br>1E4h<br>1E8h                 |
|           |          | 148h<br>14Ch<br>150h<br>154h<br>158h<br>15Ch<br>160h<br>164h<br>168h<br>168h         | CTOCTRL     | 1C8h<br>1CCh<br>1D0h<br>1D4h<br>1D8h<br>1DCh<br>1E0h<br>1E4h<br>1E8h<br>1ECh         |
|           |          | 148h<br>14Ch<br>150h<br>154h<br>158h<br>15Ch<br>160h<br>164h<br>168h<br>16Ch<br>16Ch | CTOCTRL     | 1C8h<br>1CCh<br>1D0h<br>1D4h<br>1D8h<br>1DCh<br>1E0h<br>1E4h<br>1E8h<br>1ECh<br>1F0h |

#### Table 3-5. Device 3,5 PCI Express\* Registers Extended Configuration Map



### 3.3.3 Standard PCI Configuration Space (0h to 3Fh) — Type 0/1 Common Configuration Space

This section covers registers in the 0h to 3Fh region that are common to devices 0, 3,5.

Comments at the top of the table indicate what devices/functions the description applies to. Exceptions that apply to specific functions are noted in the individual bit descriptions.

#### 3.3.3.1 VID—Vendor Identification Register

| Register<br>Device:<br>Function<br>Offset: | 0, 3 | ,5      |                                                                              |
|--------------------------------------------|------|---------|------------------------------------------------------------------------------|
| Bit                                        | Attr | Default | Description                                                                  |
| 15:0                                       | RO   | 8086h   | Vendor Identification Number (VID)<br>PCI Standard Identification for Intel. |

#### 3.3.3.2 DID—Device Identification Register

| Register:<br>Device:<br>Function:<br>Offset: | 0, 3, | 5             |                                                                     |
|----------------------------------------------|-------|---------------|---------------------------------------------------------------------|
| Bit                                          | Attr  | Default       | Description                                                         |
| 15:0                                         | RO    | See Table 3-1 | Device Identification Number<br>Identifier assigned to the product. |



### 3.3.3.3 PCICMD—PCI Command Register

This register defines the PCI 3.0 compatible command register values applicable to PCI Express space.

| Register:<br>Device:<br>Function<br>Offset: | 0 (DMI |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------------------------------|--------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                         | Attr   | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 15:11                                       | RV     | 00h     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 10                                          | RW     | 0       | Legacy Interrupt Mode Enable/Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 9                                           | RO     | 0       | Fast Back-to-Back Enable<br>Not applicable. Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 8                                           | RW     | 0       | SERR Enable         For PCI Express/DMI ports, this field enables notifying the internal core error logic of occurrence of an uncorrectable error (fatal or non-fatal) at the port. The internal core error logic of Integrated I/O then decides if/how to escalate the error further (pins/message, and so forth). This bit also controls the propagation of PCI Express ERR_FATAL and ERR_NONFATAL messages received from the port to the internal Integrated I/O core error logic.         0 = Fatal and Non-fatal error generation and Fatal and Non-fatal error message forwarding is disabled         1 = Fatal and Non-fatal error generation and Fatal and Non-fatal error message forwarding is enabled         Refer to the latest <i>PCI Express Base Specification</i> for details of how this bit is used in conjunction with other control bits in the Root Control register for forwarding errors detected on the PCI Express interface to the system |
| 7                                           | RO     | 0       | core error logic.  IDSEL Stepping/Wait Cycle Control Not applicable to Processor Integrated I/O devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                             |        | 0       | Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 6                                           | RW     | 0       | Parity Error Response<br>For PCI Express/DMI ports, Processor Integrated I/O ignores this bit and<br>always does ECC/parity checking and signaling for data/address of<br>transactions both to and from IIO. This bit though affects the setting of Bit<br>8 in the PCISTS register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 5                                           | RO     | 0       | VGA Palette Snoop Enable<br>Not applicable to Processor Integrated I/O devices.<br>Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 4                                           | RO     | 0       | Memory Write and Invalidate Enable<br>Not applicable to Processor Integrated I/O devices.<br>Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3                                           | RO     | 0       | Special Cycle Enable<br>Not applicable. Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2                                           | RO     | 0       | Bus Master Enable (BME)<br>For Device 0 (DMI), this bit is hardwired to 0 since the DMI is not a PCI-to-<br>PCI bridge. Hardware should ignore the functionality of this bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1                                           | RO     | 0       | Memory Space Enable (MSE)<br>For Device 0 (DMI), this bit is hardwired to 0 since the DMI is not a PCI-to-<br>PCI bridge.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0                                           | RO     | 0       | IO Space Enable (IOSE)<br>For Device 0 (DMI), this bit is hardwired to 0 since the DMI is not a PCI-to-<br>PCI bridge.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



| (        | Sh      | eet | 1 | of       | 2) |
|----------|---------|-----|---|----------|----|
| <u>ا</u> | · · · · |     |   | <b>.</b> | -, |

| Register:<br>Device:<br>Function:<br>Offset: | PCICMD<br>3,5 (PCI<br>0<br>04h |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------------------------------------------|--------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr                           | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 15:11                                        | RV                             | 00h     | Reserved (by PCI SIG)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 10                                           | RW                             | 0       | Legacy Interrupt Mode Enable/Disable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 9                                            | RO                             | 0       | Fast Back-to-Back Enable<br>Not applicable to PCI Express and is hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 8                                            | RW                             | 0       | <ul> <li>SERR Enable</li> <li>For PCI Express/DMI ports, this field enables notifying the internal core error logic of occurrence of an uncorrectable error (fatal or non-fatal) at the port. The internal core error logic of IIO then decides if/how to escalate the error further (pins/message, and so forth). This bit also controls the propagation of PCI Express ERR_FATAL and ERR_NONFATAL messages received from the port to the internal IIO core error logic.</li> <li>0 = Fatal and Non-fatal error generation and Fatal and Non-fatal error message forwarding is disabled.</li> <li>1 = Fatal and Non-fatal error generation and Fatal and Non-fatal error message forwarding is enabled.</li> <li>Refer to the latest <i>PCI Express Base Specification</i> for details of how this bit is used in conjunction with other control bits in the Root Control register for forwarding errors detected on the PCI Express interface to the system core error logic.</li> </ul> |
| 7                                            | RO                             | 0       | IDSEL Stepping/Wait Cycle Control<br>Not applicable to Processor Integrated I/O devices.<br>Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 6                                            | RW                             | 0       | Parity Error Response<br>For PCI Express/DMI ports, Processor Integrated I/O ignores this bit and<br>always does ECC/parity checking and signaling for data/address of<br>transactions both to and from Integrated I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 5                                            | RO                             | 0       | VGA Palette Snoop Enable<br>Not applicable to Processor Integrated I/O devices.<br>Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 4                                            | RO                             | 0       | Memory Write and Invalidate Enable<br>Not applicable to Processor Integrated I/O devices.<br>Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 3                                            | RO                             | 0       | Special Cycle Enable<br>Not applicable to PCI Express. Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2                                            | RW                             | 0       | Bus Master Enable (BME)         This bit controls the ability of the PCI Express port in generating/forwarding memory (including MSI writes) or I/O transactions (and not messages) or configuration transactions from the secondary side to the primary side.         0 = The Bus Master is disabled. When this bit is 0, Integrated I/O root ports will treat upstream PCI Express memory writes/reads, I/O writes/reads, and configuration reads and writes as unsupported requests (and follow the rules for handling unsupported requests). This behavior is also true towards transactions that are already pending in the Integrated I/O root port's internal queues when the BME bit is turned off.         1 = Enables the PCI Express ports to generate/forward memory, configuration, or I/O read/write requests.                                                                                                                                                               |



#### (Sheet 2 of 2)

| Register:<br>Device:<br>Function:<br>Offset: | 3,5 (PCI |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr     | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1                                            | RW       | 0       | <ul> <li>Memory Space Enable (MSE)</li> <li>0 = Disables a PCI Express port's memory range registers (including the CSR range registers) to be decoded as valid target addresses for transactions from primary side.</li> <li>1 = Enables a PCI Express port's memory range registers to be decoded as valid target addresses for transactions from primary side.</li> <li>Note that if a PCI Express port's MSE bit is clear, that port can still be target of any memory transaction if subtractive decoding is enabled on that port.</li> </ul>                           |
| 0                                            | RW       | 0       | <ul> <li>IO Space Enable (IOSE)</li> <li>Applies to PCI Express ports</li> <li>0 = Disables the I/O address range, defined in the IOBASE and IOLIM registers of the PCI-to-PCI bridge header, for target decode from primary side.</li> <li>1 = Enables the I/O address range, defined in the IOBASE and IOLIM registers of the PCI-to-PCI bridge header, for target decode from primary side.</li> <li>Note that if a PCI Express port's IOSE bit is clear, that port can still be target of an I/O transaction if subtractive decoding is enabled on that port.</li> </ul> |

## 3.3.3.4 PCISTS—PCI Status Register

The PCI Status register is a 16-bit status register that reports the occurrence of various events associated with the primary side of the "virtual" PCI-to-PCI bridge embedded in PCI Express ports and also primary side of the other devices on the internal Processor Integrated I/O bus.

| Register:<br>Device:<br>Function:<br>Offset: |      | , 3,5 (PCIe) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------------------------------|------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr | Default      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 15                                           | RW1C | 0            | <b>Detected Parity Error</b><br>This bit is set by a device when it receives a packet on the primary side<br>with an uncorrectable data error or an uncorrectable address/control<br>parity error. The setting of this bit is regardless of the Parity Error<br>Response bit (PERRE) in the PCICMD register.                                                                                                                                                                             |
| 14                                           | RW1C | 0            | Signaled System Error         0 = The device did not report a fatal/non-fatal error.         1 = The device reported fatal/non-fatal (and not correctable) errors it detected on its PCI Express* interface through a message to the PCH, with SERRE bit enabled. Software clears this bit by writing a 1 to it. For PCI Express ports, this bit is also set (when SERR enable bit is set) when a FATAL/NON-FATAL message is forwarded from the Express link to the PCH using a message. |

(Sheet 1 of 2)



| (Sh  | eet | 2 | of | 2) |
|------|-----|---|----|----|
| (51) | eet | 2 | σ  | 2) |

| Register:<br>Device:<br>Function:<br>Offset: |      | , 3,5 (PCIe) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------------------------------------|------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr | Default      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 13                                           | RW1C | 0            | <b>Received Master Abort Status</b><br>This bit is set when a device experiences a master abort condition on a transaction it mastered on the primary interface (Integrated I/O internal bus). Note that certain errors might be detected right at the PCI Express interface and those transactions might not "propagate" to the primary interface before the error is detected (for example, accesses to memory above TOCM in cases where the PCI Express* interface logic itself might have visibility into TOCM). Such errors do not cause this bit to be set, and are reported using the PCI Express interface error bits (secondary status register). Conditions that cause Bit 13 to be set, include:                                                                                                                                                                                                                                                                                                                                   |
|                                              |      |              | <ul> <li>Device receives a completion on the primary interface (internal bus of Integrated I/O) with Unsupported Request or master abort completion Status. This includes UR status received on the primary side of a PCI Express port on peer-to-peer completions also.</li> <li>Device accesses to holes in the main memory address region that are detected by Intel QuickPath Interconnect Source Address Decoder.</li> <li>Other master abort conditions detected on the Integrated I/O internal bus.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                              |      |              | Received Target Abort                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 12                                           | RW1C | 0            | <ul> <li>This bit is set when a device experiences a completor abort condition on a transaction it mastered on the primary interface (Integrated I/O internal bus). Note that certain errors might be detected right at the PCI Express interface and those transactions might not propagate to the primary interface before the error is detected (for example, accesses to memory above VTCSRBASE). Such errors do not cause this bit to be set, and are reported using the PCI Express interface error bits (secondary status register). Conditions that cause Bit 12 to be set, include:</li> <li>Device receives a completion on the primary interface (internal bus of Integrated I/O) with completor abort completion Status. This includes CA status received on the primary side of a PCI Express port on peer-to-peer completions also.</li> <li>Accesses to Intel QuickPath Interconnect that return a failed completion status.</li> <li>Other completer abort conditions detected on the Integrated I/O internal bus.</li> </ul> |
| 11                                           | RW1C | 0            | Signaled Target Abort<br>This bit is set when a device signals a completer abort completion status<br>on the primary side (internal bus of Integrated I/O). This condition<br>includes a PCI Express port forwarding a completer abort status received<br>on a completion from the secondary side and passed to the primary side<br>on a peer-to-peer completion.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 10:9                                         | RO   | 0h           | DEVSEL# Timing<br>Not applicable to PCI Express. Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 8                                            | RW1C | 0            | Master Data Parity Error<br>This bit is set by a device if the Parity Error Response bit in the PCI<br>Command register is set and it receives a completion with poisoned data<br>from the primary side or if it forwards a packet with data (including MSI<br>writes) to the primary side with poison.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 7                                            | RO   | 0            | Fast Back-to-Back<br>Not applicable to PCI Express. Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 6                                            | RO   | 0            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 5                                            | RO   | 0            | 66-MHz Capable<br>Not applicable to PCI Express. Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 4                                            | RO   | 1            | Capabilities List<br>This bit indicates the presence of a capabilities list structure.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 3                                            | RO   | 0            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 2:0                                          | RO   | 0h           | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| -                                            | -    |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



# 3.3.3.5 RID—Revision Identification Register

This register contains the revision number of the Integrated I/O.

| Register:<br>Device:<br>Function:<br>Offset: |      | , 3,5 (PCIe)       |                                                                                                                                                                                                                                                                                         |
|----------------------------------------------|------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr | Default            | Description                                                                                                                                                                                                                                                                             |
| 7:4                                          | RWO  | See<br>Description | Minor Revision<br>Steppings that required all masks be regenerated. Refer to the Intel <sup>®</sup><br>Core <sup>™</sup> i7-800 and i5-700 Desktop Processor Series Specification Update<br>for the value of the Revision ID Register.                                                  |
| 3:0                                          | RWO  | See<br>Description | Minor Revision Identification Number<br>Increment for each steppings that do not require masks to be<br>regenerated. Refer to the Intel <sup>®</sup> Core <sup>™</sup> i7-800 and i5-700 Desktop<br>Processor Series Specification Update for the value of the Revision<br>ID Register. |

# 3.3.3.6 CCR—Class Code Register

This register contains the Class Code for the device.

| Register:<br>Device:<br>Function:<br>Offset: | CCR<br>0<br>0<br>09h |         |                                                                                                 |
|----------------------------------------------|----------------------|---------|-------------------------------------------------------------------------------------------------|
| Bit                                          | Attr                 | Default | Description                                                                                     |
| 23:16                                        | RO                   | 06h     | Base Class<br>For DMI port, this field is hardwired to 06h, indicating it is a "Bridge Device." |
| 15:8                                         | RO                   | 00h     | Sub-Class<br>For Device 0 (DMI), this field defaults to 00h to indicate a "Host Bridge."        |
| 7:0                                          | RO                   | 00h     | Register-Level Programming Interface<br>This field is hardwired to 00h for DMI port.            |

| Register:<br>Device:<br>Function:<br>Offset: |      | e)                 |                                                                                                                                                                                                                                                       |
|----------------------------------------------|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr | Default            | Description                                                                                                                                                                                                                                           |
| 23:16                                        | RO   | 06h                | Base Class<br>For PCI Express ports this field is hardwired to 06h, indicating it is a<br>"Bridge Device."                                                                                                                                            |
| 15:8                                         | RO   | See<br>Description | Sub-Class<br>For PCI Express ports, this field defaults to 04h indicating "PCI-to-PCI<br>bridge". This register changes to the sub class of 00h to indicate "Host<br>Bridge," when bit 0 in "MISCCTRLSTS—Misc Control and Status Register"<br>is set. |
| 7:0                                          | RO   | 00h                | <b>Register-Level Programming Interface</b><br>This field is hardwired to 00h for PCI Express ports.                                                                                                                                                  |



# 3.3.3.7 CLSR—Cacheline Size Register

| Register:<br>Device:<br>Function:<br>Offset: |      | ), 3,5 (PCIe) |                                                                                                                                                                 |
|----------------------------------------------|------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr | Default       | Description                                                                                                                                                     |
| 7:0                                          | RW   | Oh            | Cacheline Size<br>This register is set as RW for compatibility reasons only. Cacheline size<br>for Integrated I/O is always 64B. Hardware ignores this setting. |

# 3.3.3.8 PLAT—Primary Latency Timer

| Register: PLAT<br>Device: 0 (DMI), 3,5 (PCIe)<br>Function: 0<br>Offset: 0Dh |      |         |                                                                                            |  |  |
|-----------------------------------------------------------------------------|------|---------|--------------------------------------------------------------------------------------------|--|--|
| Bit                                                                         | Attr | Default | Description                                                                                |  |  |
| 7:0                                                                         | RO   | 00h     | Prim_Lat_timer: Primary Latency Timer<br>Not applicable to PCI Express*. Hardwired to 00h. |  |  |

The above register denotes the maximum time slice for a burst transaction in legacy PCI 2.3 on the primary interface. It does not affect/influence PCI Express functionality.

#### 3.3.3.9 HDR—Header Type Register

This register identifies the header layout of the configuration space.

| Register:<br>Device:<br>Function:<br>Offset: | HDR<br>0 (DMI<br>0<br>0Eh | )       |                                                                                                                                                                                      |
|----------------------------------------------|---------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr                      | Default | Description                                                                                                                                                                          |
| 7                                            | RO                        | 0       | Multi-Function Device<br>This bit defaults to 0 for PCI Express*/DMI ports.                                                                                                          |
| 6:0                                          | RO                        | 00h     | Configuration Layout<br>This field identifies the format of the configuration header layout.<br>For Device 0 (DMI), default is 00h indicating a conventional type 00h PCI<br>header. |

| Register:<br>Device: 3<br>Function:<br>Offset: | ,5 (PCIe) |         |                                                                                                                                                                                                       |
|------------------------------------------------|-----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                            | Attr      | Default | Description                                                                                                                                                                                           |
| 7                                              | RO        | 0       | Multi-Function Device<br>This bit defaults to 0 for PCI Express*/DMI ports.                                                                                                                           |
| 6:0                                            | RO        | 01h     | <b>Configuration Layout</b><br>This field identifies the format of the configuration header layout. It is Type 1<br>for all PCI Express ports.<br>The default is 01h, indicating a PCI-to-PCI bridge. |



# 3.3.3.10 SVID—Subsystem Vendor ID

This register identifies the vendor of the subsystem. This 16-bit register combined with the Device Identification Register uniquely identify any PCI device.

| Register:<br>Device:<br>Function:<br>Offset: | 0 (DMI) |         |                                                                                                                                                                                 |
|----------------------------------------------|---------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr    | Default | Description                                                                                                                                                                     |
| 15:0                                         | RWO     | 8086h   | Subsystem Vendor Identification<br>This field is programmed during boot-up to indicate the vendor of the<br>system board. After it has been written once, it becomes read only. |

#### 3.3.3.11 SID—Subsystem Identity

This register identifies the particular subsystem.

| Register:<br>Device:<br>Function:<br>Offset: | 0 (DMI) |         |                                                                                                         |
|----------------------------------------------|---------|---------|---------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr    | Default | Description                                                                                             |
| 15:0                                         | RWO     | 00h     | Subsystem Identification Number<br>Assigned by the subsystem vendor to uniquely identify the subsystem. |

#### 3.3.3.12 CAPPTR—Capability Pointer

The CAPPTR provides the offset to the location of the first device capability in the capability list.

| Register:<br>Device:<br>Function:<br>Offset: | 0 (DMI), 3,5 (PCIe) |         |                                                                                |
|----------------------------------------------|---------------------|---------|--------------------------------------------------------------------------------|
| Bit                                          | Attr                | Default | Description                                                                    |
| 7:0                                          | RWO                 | 40h     | Capability Pointer<br>Points to the first capability structure for the device. |

#### 3.3.3.13 INTLIN—Interrupt Line Register

The Interrupt Line register is used to communicate interrupt line routing information between initialization code and the device driver. The device itself does not use this value. OS and device drivers use this to determine priority and vector information.

| Register:<br>Device:<br>Function:<br>Offset: | INTLIN<br>O (DMI), 3,5 (PCIe)<br>O<br>3Ch |         |                                                                                                                                        |
|----------------------------------------------|-------------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr                                      | Default | Description                                                                                                                            |
| 7:0                                          | RW                                        | 00h     | Interrupt Line<br>This bit is RW for devices that can generate a legacy INTx message and<br>is needed only for compatibility purposes. |



## 3.3.3.14 INTPIN—Interrupt Pin Register

The INTP register identifies legacy interrupts for INTA, INTB, INTC, and INTD as determined by BIOS/firmware.

| Register:<br>Device:<br>Function:<br>Offset: |      | , 3,5 (PCIe) |                                                                                                                                                                                                                                                                                                                                                                     |
|----------------------------------------------|------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr | Default      | Description                                                                                                                                                                                                                                                                                                                                                         |
| 7:0                                          | RWO  | 01h          | INTP: Interrupt Pin<br>This field defines the type of interrupt to generate for the PCI Express<br>port.<br>001 = Generate INTA<br>010 = Generate INTB<br>011 = Generate INTC<br>100 = Generate INTD<br>Others = Reserved<br>BIOS/configuration Software has the ability to program this register once<br>during boot to set up the correct interrupt for the port. |

## 3.3.3.15 PBUS—Primary Bus Number Register

This register identifies the bus number on the on the primary side of the PCI Express port.

| Register:<br>Device:<br>Function:<br>Offset: | PBUS<br>3,5 (PCI<br>0<br>18h | 3,5 (PCIe)<br>0 |                                                                                                                                                                                                                                                                                       |  |  |
|----------------------------------------------|------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                          | Attr                         | Default         | Description                                                                                                                                                                                                                                                                           |  |  |
| 7:0                                          | RW                           | 00h             | Primary Bus Number<br>Configuration software programs this field with the number of the bus on<br>the primary side of the bridge. BIOS must program this register to the<br>correct value since Integrated I/O hardware would depend on this<br>register for inbound decode purposes. |  |  |

#### 3.3.3.16 SECBUS—Secondary Bus Number

This register identifies the bus number assigned to the secondary side (PCI Express) of the "virtual" PCI-to-PCI bridge. This number is programmed by the PCI configuration software to allow mapping of configuration cycles to devices connected to PCI Express.

| Register:<br>Device:<br>Function:<br>Offset: | 3,5 (PCI | •       |                                                                                                                                                             |  |
|----------------------------------------------|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                          | Attr     | Default | Description                                                                                                                                                 |  |
| 7:0                                          | RW       | 00h     | Secondary Bus Number<br>This field is programmed by configuration software to assign a bus<br>number to the secondary bus of the virtual PCI-to-PCI bridge. |  |



# 3.3.3.17 SUBBUS—Subordinate Bus Number Register

This register identifies the subordinate bus (if any) that resides at the level below the secondary bus of the PCI Express interface. This number is programmed by the PCI configuration software to allow mapping of configuration cycles to devices subordinate to the secondary PCI Express port.

| Register:<br>Device: 3<br>Function:<br>Offset: |      |         |                                                                                                                                                                                                                                                                                                                                    |
|------------------------------------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                            | Attr | Default | Description                                                                                                                                                                                                                                                                                                                        |
| 7:0                                            | RW   | 00h     | Subordinate Bus Number<br>This register is programmed by configuration software with the number<br>of the highest subordinate bus that is behind the PCI Express* port. Any<br>transaction that falls between the secondary and subordinate bus<br>number (both inclusive) of an Express port is forwarded to the express<br>port. |

# 3.3.3.18 IOBAS—I/O Base Register

The I/O Base register defines an address range that is used by the PCI Express port to determine when to forward I/O transactions from one interface to the other using the following formula:

 $IO\_BASE \le A[15:12] \le IO\_LIMIT$ 

The bottom of the defined I/O address range will be aligned to a 4-KB (1-KB if EN1K bit is set. Refer to the IIOMISCCTRL register for the definition of EN1K bit) boundary while the top of the region specified by IO\_LIMIT will be one less than a 4-KB (1-KB if EN1K bit is set) multiple. Setting the I/O limit less than I/O base disables the I/O range altogether.

| Register:<br>Device: 3<br>Function:<br>Offset: | ,5 (PCIe) |         |                                                                                                                                                                             |
|------------------------------------------------|-----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                            | Attr      | Default | Description                                                                                                                                                                 |
| 7:4                                            | RW        | 0h      | I/O Base Address<br>Corresponds to A[15:12] of the I/O addresses at the PCI Express* port.                                                                                  |
| 3:2                                            | RWL       | 0h      | When EN1K is set (Refer to IIOMISCCTRL register for definition of EN1K bit), these bits become RW and allow for 1-K granularity of I/O addressing; otherwise, these are RO. |
| 1:0                                            | RO        | 0h      | I/O Address Capability<br>Integrated I/O supports only 16-bit addressing                                                                                                    |

*Note:* In general, the I/O base register will not be programmed by software without clearing the IOSE bit first.



## 3.3.3.19 IOLIM—I/O Limit Register

The I/O Base register defines an address range that is used by the PCI Express port to determine when to forward I/O transactions from one interface to the other using the following formula:

 $IO\_BASE \le A[15:12] \le IO\_LIMIT$ 

The bottom of the defined I/O address range will be aligned to a 4-KB (1-KB if EN1K bit is set. Refer to IIOMISCCTRL register for definition of EN1K bit) boundary while the top of the region specified by IO\_LIMIT will be one less than a 4-KB (1-KB if EN1K bit is set) multiple. Setting the I/O limit less than I/O base disables the I/O range altogether.

| Register:<br>Device:<br>Function:<br>Offset: |      | 3,5 (PCIe)<br>0 |                                                                                                                      |  |  |  |
|----------------------------------------------|------|-----------------|----------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                                          | Attr | Default         | Description                                                                                                          |  |  |  |
| 7:4                                          | RW   | 0h              | I/O Address Limit<br>Corresponds to A[15:12] of the I/O addresses at the PCI Express* port.                          |  |  |  |
| 3:2                                          | RWL  | 0h              | When EN1K is set, these bits become RW and allow for 1-K granularity of I/O addressing, otherwise these bits are RO. |  |  |  |
| 1:0                                          | RO   | 0h              | I/O Address Limit Capability<br>IIO only supports 16-bit addressing.                                                 |  |  |  |

Note:

In general, the I/O limit register will not be programmed by software without clearing the IOSE bit first.



# 3.3.3.20 SECSTS—Secondary Status Register

Secondary Status register is a 16-bit status register that reports the occurrence of various events associated with secondary side (that is, PCI Express/DMI side) of the "virtual" PCI-to-PCI bridge.

| Register:<br>Device:<br>Function:<br>Offset: | SECSTS<br>3,5 (PCI<br>0<br>1Eh | e)      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------------------------------------------|--------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr                           | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 15                                           | RW1C                           | 0       | <b>Detected Parity Error</b><br>This bit is set by the Integrated I/O whenever it receives a poisoned TLP<br>in the PCI Express* port. This bit is set regardless of the state the Parity<br>Error Response Enable bit in the Bridge Control register.                                                                                                                                                                                                                                                                                     |
| 14                                           | RW1C                           | 0       | <b>Received System Error</b><br>This bit is set by the Integrated I/O when it receives a ERR_FATAL or<br>ERR_NONFATAL message.                                                                                                                                                                                                                                                                                                                                                                                                             |
| 13                                           | RW1C                           | 0       | <b>Received Master Abort Status</b><br>This bit is set when the PCI Express port receives a Completion with<br>"Unsupported Request Completion" Status or when IIO master aborts a<br>Type 0 configuration packet that has a non-zero device number.                                                                                                                                                                                                                                                                                       |
| 12                                           | RW1C                           | 0       | Received Target Abort Status<br>This bit is set when the PCI Express port receives a Completion with<br>"Completer Abort" Status.                                                                                                                                                                                                                                                                                                                                                                                                          |
| 11                                           | RW1C                           | 0       | Signaled Target Abort<br>This bit is set when the PCI Express port sends a completion packet with<br>a "Completer Abort" Status (including peer-to-peer completions that are<br>forwarded from one port to another).                                                                                                                                                                                                                                                                                                                       |
| 10:9                                         | RO                             | 00      | <b>DEVSEL# Timing</b><br>Not applicable to PCI Express. Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 8                                            | RW1C                           | 0       | <ul> <li>Master Data Parity Error</li> <li>This bit is set by the PCI Express port on the secondary side (PCI Express link) if the Parity Error Response Enable bit (PERRE) is set in Bridge Control register and either of the following two conditions occurs:</li> <li>The PCI Express port receives a Completion from PCI Express marked poisoned.</li> <li>The PCI Express port poisons a packet with data.</li> <li>If the Parity Error Response Enable bit in Bridge Control Register is cleared, this bit is never set.</li> </ul> |
| 7                                            | RO                             | 0       | Fast Back-to-Back Transactions Capable<br>Not applicable to PCI Express. Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 6                                            | RO                             | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 5                                            | RO                             | 0       | 66-MHz Capability<br>Not applicable to PCI Express. Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 4:0                                          | RO                             | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



#### 3.3.3.21 MBAS—Memory Base

The Memory Base and Memory Limit registers define a memory-mapped I/O nonprefetchable address range (32-bit addresses) and the Integrated I/O directs accesses in this range to the PCI Express port based on the following formula:

MEMORY\_BASE  $\leq$  A[31:20]  $\leq$  MEMORY\_LIMIT

The upper 12 bits of both the Memory Base and Memory Limit registers are read/write and corresponds to the upper 12 address bits, A[31:20] of 32-bit addresses. Thus, the bottom of the defined memory address range will be aligned to a 1-MB boundary and the top of the defined memory address range will be one less than a 1-MB boundary.

| Register:MBASDevice:3,5 (PCIe)Function:0Offset:20h |                          |    |                                                                                                              |  |  |
|----------------------------------------------------|--------------------------|----|--------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                                | Attr Default Description |    |                                                                                                              |  |  |
| 15:4                                               | RW                       | 0h | Memory Base Address<br>This field corresponds to A[31:20] of the memory address on the PCI Express*<br>port. |  |  |
| 3:0                                                | RO                       | 0h | Reserved                                                                                                     |  |  |

Setting the memory limit less than memory base disables the 32-bit memory range altogether.

*Note:* In general, the memory base and limit registers will not be programmed by software without clearing the MSE bit first.

#### 3.3.3.22 MLIM—Memory Limit

| Register:MLIMDevice:3,5 (PCIe)Function:0Offset:22h |      |         |                                                                                                                                                                                                           |  |
|----------------------------------------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                | Attr | Default | Description                                                                                                                                                                                               |  |
| 15:4                                               | RW   | 0h      | Memory Limit Address<br>This field corresponds to A[31:20] of the memory address that corresponds to<br>the upper limit of the range of memory accesses that will be passed by the PCI<br>Express* bridge |  |
| 3:0                                                | RO   | 0h      | Reserved (by PCI-SIG)                                                                                                                                                                                     |  |



# 3.3.3.23 PMBASE—Prefetchable Memory Base Register

The Prefetchable Memory Base and Memory Limit registers define a memory mapped I/O prefetchable address range (64-bit addresses) which is used by the PCI Express bridge to determine when to forward memory transactions based on the following formula:

PREFETCH\_MEMORY\_BASE\_UPPER::PREFETCH\_MEMORY\_BASE ≤ A[63:20] ≤ PREFETCH\_MEMORY\_LIMIT\_UPPER::PREFETCH\_MEMORY\_LIMIT

The upper 12 bits of both the Prefetchable Memory Base and Memory Limit registers are read/write and correspond to the upper 12 address bits, A[31:20] of the 32-bit addresses. The bottom of the defined memory address range will be aligned to a 1-MB boundary and the top of the defined memory address range will be one less than a 1-MB boundary.

| Device: | Function: 0 |                          |                                                                                                                                        |  |  |  |
|---------|-------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit     | Attr        | Attr Default Description |                                                                                                                                        |  |  |  |
| 15:4    | RW          | 000h                     | Prefetchable Memory Base Address<br>This field corresponds to A[31:20] of the prefetchable memory address on the<br>PCI Express* port. |  |  |  |
| 3:0     | RO          | 1h                       | Prefetchable Memory Base Address Capability<br>Integrated I/O sets this bit to 01h to indicate 64-bit capability.                      |  |  |  |

The bottom 4 bits of both the Prefetchable Memory Base and Prefetchable Memory Limit registers are read-only, contain the same value, and encode whether or not the bridge supports 64-bit addresses. If these four bits have the value 0h, then the bridge supports only 32-bit addresses. If these four bits have the value 01h, then the bridge supports 64-bit addresses and the Prefetchable Base Upper-32 bits and Prefetchable Limit Upper 32-bits registers hold the rest of the 64-bit prefetchable base and limit addresses respectively.

Setting the prefetchable memory limit less than prefetchable memory base disables the 64-bit prefetchable memory range altogether.

*Note:* In general, the memory base and limit registers won't be programmed by software without clearing the MSE bit first.

# 3.3.3.24 PMLIMIT—Prefetchable Memory Limit

| Device: | Function: 0 |                     |                                                                                                                             |  |  |  |
|---------|-------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit     | Attr        | Default Description |                                                                                                                             |  |  |  |
| 15:4    | RW          | 000h                | Prefetchable Memory Limit Address<br>This field corresponds to A[31:20] of the memory address on the PCI Express<br>bridge. |  |  |  |
| 3:0     | RO          | 1h                  | Prefetchable Memory Limit Address Capability<br>Integrated I/O sets this field to 01h to indicate 64-bit capability.        |  |  |  |



# 3.3.3.25 PMBASEU—Prefetchable Memory Base (Upper 32 bits)

The Prefetchable Base Upper 32-bits and Prefetchable Limit Upper 32-bits registers are extensions to the Prefetchable Memory Base and Prefetchable Memory Limit registers to support a 64-bit prefetchable memory address range.

| Device: | Function: 0                  |           |                                                                                                                                                                                                                                                                                                                                          |  |
|---------|------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit     | Bit Attr Default Description |           |                                                                                                                                                                                                                                                                                                                                          |  |
| 31:0    | RW                           | 00000000h | <b>Prefetchable Upper 32-bit Memory Base Address</b><br>This field corresponds to A[63:32] of the memory address that maps to the<br>upper base of the prefetchable range of memory accesses that will be passed<br>by the PCI Express bridge. The OS should program these bits based on the<br>available physical limits of the system. |  |

# 3.3.3.26 PMLIMITU—Prefetchable Memory Limit (Upper 32 bits)

| Device: | Register:PMLIMITUDevice:3,5 (PCIe)Function:0Offset:2Ch |           |                                                                                                                                                                                                                                                                                                                                        |  |  |
|---------|--------------------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit     | it Attr Default Description                            |           |                                                                                                                                                                                                                                                                                                                                        |  |  |
| 31:0    | RW                                                     | 00000000h | <b>Prefetchable Upper 32-bit Memory Limit Address</b><br>This field corresponds to A[63:32] of the memory address that maps to the<br>upper limit of the prefetchable range of memory accesses that will be passed<br>by the PCI Express bridge. OS should program these bits based on the<br>available physical limits of the system. |  |  |



# 3.3.3.27 BCTRL—Bridge Control Register

The Bridge Control register provides additional control for the secondary interface (that is, PCI Express) as well as some bits that affect the overall behavior of the "virtual" PCI-to-PCI bridge embedded within the Integrated I/O, for example, VGA-compatible address range mapping.

(Sheet 1 of 2)

| Device: | Function: 0 |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|---------|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit     | Attr        | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 15:12   | RO          | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 11      | RO          | 0       | Discard Timer SERR Status<br>Not applicable to PCI Express*. This bit is hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 10      | RO          | 0       | Discard Timer Status<br>Not applicable to PCI Express. This bit is hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 9       | RO          | 0       | Secondary Discard Timer<br>Not applicable to PCI Express. This bit is hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 8       | RO          | 0       | Primary Discard Timer<br>Not applicable to PCI Express. This bit is hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| 7       | RO          | 0       | Fast Back-to-Back Enable<br>Not applicable to PCI Express. This bit is hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 6       | RW          | 0       | <ul> <li>Secondary Bus Reset</li> <li>0 = No reset happens on the PCI Express port.</li> <li>1 = Setting this bit triggers a hot reset on the link for the corresponding PCI Express port and the PCI Express hierarchy domain subordinate to the port. This sends the LTSSM into the Training (or Link) Control Reset state, which necessarily implies a reset to the downstream device and all subordinate devices. The transaction layer corresponding to port will be emptied by Integrated I/O when this bit is set. This means that in the outbound direction, all posted transactions are dropped and non-posted transactions for inbound NP requests are dropped when they arrive. Inbound posted writes are required to be flushed as well either by dropping the packets are by retiring them normally.</li> <li>Note also that a secondary bus reset will not reset the virtual PCI-to-PCI bridge configuration registers of the targeted PCI Express port.</li> </ul> |  |  |  |
| 5       | RO          | 0       | Master Abort Mode<br>Not applicable to PCI Express. This bit is hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 4       | RW          | 0       | VGA 16-bit DecodeThis bit enables the virtual PCI-to-PCI bridge to provide 16-bit decoding of<br>VGA I/O address precluding the decoding of alias addresses every 1 KB.0 = Execute 10-bit address decodes on VGA I/O accesses.1 = Execute 16-bit address decodes on VGA I/O accesses.This bit only has meaning if bit 3 of this register is also set to 1, enabling VGA<br>I/O decoding and forwarding by the bridge.Refer to the PCI-to-PCI Bridge Specification for further details of this bit<br>behavior.                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 3       | RW          | 0       | VGA Enable<br>This bit controls the routing of processor initiated transactions targeting VGA<br>compatible I/O and memory address ranges. This bit must only be set for one<br>PCI Express port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |



#### (Sheet 2 of 2)

| Device: | Function: 0 |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|---------|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit     | Attr        | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 2       | RW          | 0       | <ul> <li>ISA Enable</li> <li>This bit modifies the response by the Integrated I/O to an I/O access issued by the processor that target ISA I/O addresses. This applies only to I/O addresses that are enabled by the IOBASE and IOLIM registers.</li> <li>0 = All addresses defined by the IOBASE and IOLIM for processor I/O transactions will be mapped to PCI Express.</li> <li>1 = The Integrated I/O will <i>not</i> forward to PCI Express any I/O transactions addressing the last 768 bytes in each 1-KB block even if the addresses are within the range defined by the IOBASE and IOLIM registers.</li> </ul> |  |  |  |
| 1       | RW          | 0       | SERR Enable         This bit controls forwarding of ERR_COR, ERR_NONFATAL and ERR_FATAL         messages from the PCI Express* port to the primary side.         0 = Disables forwarding of ERR_COR, ERR_NONFATAL and ERR_FATAL.         1 = Enables forwarding of ERR_COR, ERR_NONFATAL and ERR_FATAL         messages.                                                                                                                                                                                                                                                                                                |  |  |  |
| 0       | RW          | 0       | Parity Error Response Enable<br>The Integrated I/O ignores this bit. This bit though affects the setting of Bit 8<br>in the SECSTS register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |

# 3.3.4 Device-Specific PCI Configuration Space — 40h to FFh

# 3.3.4.1 SCAPID—Subsystem Capability Identity

| Register:SCAPIDDevice:3,5 (PCIe)Function:0Offset:40h |      | (PCIe)  |                                                                   |
|------------------------------------------------------|------|---------|-------------------------------------------------------------------|
| Bit                                                  | Attr | Default | Description                                                       |
| 7:0                                                  | RO   | 0Dh     | Capability ID<br>Assigned by PCI-SIG for subsystem capability ID. |

#### 3.3.4.2 SNXTPTR—Subsystem ID Next Pointer

| Device: | Function: 0              |     |                                                                                                               |  |
|---------|--------------------------|-----|---------------------------------------------------------------------------------------------------------------|--|
| Bit     | Attr Default Description |     |                                                                                                               |  |
| 7:0     | RWO                      | 60h | Next Ptr<br>This field is set to 80h for the next capability list (MSI capability structure) in<br>the chain. |  |



# 3.3.4.3 SVID—Subsystem Vendor ID

| Device: | Function: 0 |         |                                                                                                                                                                                  |  |
|---------|-------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit     | Attr        | Default | Description                                                                                                                                                                      |  |
| 15:0    | RWO         | 8086h   | Subsystem Vendor I dentification<br>This field is programmed during boot-up to indicate the vendor of the system<br>board. After it has been written once, it becomes read only. |  |

# 3.3.4.4 SID—Subsystem Identity

| Register:SIDDevice:3,5 (PCIe)Function:0Offset:46h |                            |     |                                                                                                         |
|---------------------------------------------------|----------------------------|-----|---------------------------------------------------------------------------------------------------------|
| Bit                                               | t Attr Default Description |     |                                                                                                         |
| 15:0                                              | RWO                        | 00h | Subsystem Identification Number<br>Assigned by the subsystem vendor to uniquely identify the subsystem. |

#### 3.3.4.5 DMIRCBAR—DMI Root Complex Register Block Base Address Register

This is the base address for the root complex configuration space. This window of addresses contains the Root complex Register set for the PCI Express hierarchy associated with the processor. On Reset, the Root complex configuration space is disabled and must be enabled by writing a 1 to DMIRCBAREN [Device 0, offset 50h, bit 0]. All the bits in this register are locked in Intel TXT enabled mode.

| Device: | Function: 0                  |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
|---------|------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit     | Bit Attr Default Description |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 31:12   | RWO                          | 00000h | DMI Base Address (DMIRCBAR)<br>This field corresponds to Bits 32:12 of the base address DMI Root Complex<br>register space. BIOS will program this register resulting in a base address for a<br>4-KB block of contiguous memory address space. This register ensures that a<br>naturally aligned 4-KB space is allocated within the first 64 GB of addressable<br>memory space. System Software uses this base address to program the DMI<br>Root Complex register set. All the Bits in this register are locked in Intel<br>Trusted Execution Technology (Intel TXT) enabled mode. |  |  |
| 11:1    | RV                           | 00h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 0       | RW                           | 0      | <ul> <li>DMIRCBAR Enable (DMIRCBAREN)</li> <li>0 = DMIRCBAR is disabled and does not claim any memory.</li> <li>1 = DMIRCBAR memory mapped accesses are claimed and decoded.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                              |  |  |



# 3.3.4.6 MSICAPID—MSI Capability ID

| Register:MSICAPIDDevice:0 (DMI), 3,5 (PCIe)Function:0Offset:60h |      |         | le)                                                                 |
|-----------------------------------------------------------------|------|---------|---------------------------------------------------------------------|
| Bit                                                             | Attr | Default | Description                                                         |
| 7:0                                                             | RO   | 05h     | Capability I dentifier<br>Assigned by PCI-SIG for MSI (root ports). |

# 3.3.4.7 MSINXTPTR—MSI Next Pointer

| Device: | Function: 0 |         |                                                                                                                           |  |
|---------|-------------|---------|---------------------------------------------------------------------------------------------------------------------------|--|
| Bit     | Attr        | Default | Description                                                                                                               |  |
| 7:0     | RWO         | 90h     | <b>Next Ptr</b><br>This field is set to 90h for the next capability list (PCI Express capability structure) in the chain. |  |

# 3.3.4.8 MSICTRL—MSI Control Register

| Device: | Register:MSICTRLDevice:0 (DMI), 3,5 (PCIe)Function:0Offset:62h |         |                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|---------|----------------------------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit     | Attr                                                           | Default | Description                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 15:9    | RV                                                             | 00h     | Reserved                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 8       | RO                                                             | 1       | Reserved                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 7       | RO                                                             | 0       | <b>64-bit Address Capable</b><br>This field is hardwired to 0h since the message addresses are only 32-bit<br>addresses (for example, FEEx_xxxxh).                                                                                                                                                                                                                                    |  |  |
| 6:4     | RW                                                             | 000     | Multiple Message Enable<br>Applicable only to PCI Express* ports. Software writes to this field to indicate<br>the number of allocated messages which is aligned to a power of two. When<br>MSI is enabled, the software will allocate at least one message to the device. A<br>value of 000 indicates 1 message. Any value greater than or equal to 001<br>indicates a message of 2. |  |  |
| 3:1     | RO                                                             | 001     | Multiple Message Capable<br>Integrated I/O Express ports support two messages for all their internal<br>events.                                                                                                                                                                                                                                                                       |  |  |
| 0       | RW                                                             | 0       | MSI EnableThe software sets this bit to select platform-specific interrupts or transmit MSImessages.0 = Disables MSI from being generated.1 = MSI will be generated when appropriate conditions occur.                                                                                                                                                                                |  |  |



# 3.3.4.9 MSIAR—MSI Address Register

The MSI Address Register (MSIAR) contains the system specific address information to route MSI interrupts from the root ports and is broken into its constituent fields.

| Device: | Function: 0 |         |                                                                                                                                                  |  |  |
|---------|-------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit     | Attr        | Default | Description                                                                                                                                      |  |  |
| 31:20   | RW          | Oh      | Address MSB<br>This field specifies the 12 most significant bits of the 32-bit MSI address. This<br>field is R/W for compatibility reasons only. |  |  |
| 19:12   | RW          | 00h     | Address Destination ID<br>This field is initialized by software for routing the interrupts to the appropriate destination.                       |  |  |
| 11:4    | RW          | 00h     | Address Extended Destination ID<br>This field is not used by IA32 processor and is used in IPF as an address<br>extension.                       |  |  |
| 3       | RW          | Oh      | Address Redirection Hint<br>0 = directed<br>1 = redirectable                                                                                     |  |  |
| 2       | RW          | Oh      | Address Destination Mode<br>0 = physical<br>1 = logical                                                                                          |  |  |
| 1:0     | RO          | 0h      | Reserved                                                                                                                                         |  |  |



#### 3.3.4.10 MSIDR—MSI Data Register

The MSI Data Register contains all the data (interrupt vector) related to MSI interrupts from the root ports.

| Register:MSIDRDevice:0 (DMI), 3,5 (PCIe)Function:0Offset:68h |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|--------------------------------------------------------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                          | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 31:16                                                        | RO   | 0000h   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 15:14                                                        | RW   | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 13:12                                                        | RW   | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 11:8                                                         | RW   | Oh      | Delivery Mode<br>0000 = Fixed: Trigger Mode can be edge or level.<br>0001 = Lowest Priority: Trigger Mode can be edge or level.<br>0010 = Intel SMI/PMI/MCA - Not supported using MSI of root port<br>0011 = Reserved - Not supported using MSI of root port<br>0100 = NMI - Not supported using MSI of root port<br>0101 = INIT - Not supported using MSI of root port<br>0110 = Reserved<br>0111 = ExtINT - Not supported using MSI of root port<br>1000–1111 - Reserved |  |
| 7:0                                                          | RW   | Oh      | Interrupt Vector<br>The interrupt vector (LSB) will be modified by the Integrated I/O to provide<br>context sensitive interrupt information for different events that require<br>attention from the processor, for example, Power Management and error<br>events.                                                                                                                                                                                                          |  |

# 3.3.4.11 MSIMSK—MSI Mask Bit Register

The Mask Bit register enables software to disable message sending on a per-vector basis.

| Register:MSIMSKDevice:0 (DMI), 3,5 (PCIe)Function:0Offset:6Ch |      |         |                                                                                                                        |  |
|---------------------------------------------------------------|------|---------|------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                           | Attr | Default | Description                                                                                                            |  |
| 31:2                                                          | RV   | 0h      | Reserved                                                                                                               |  |
| 1:0                                                           | RW   | Oh      | Mask Bit<br>For each Mask bit that is set, the PCI Express* port is prohibited from sending<br>the associated message. |  |



# 3.3.4.12 MSIPENDING—MSI Pending Bit Register

The Mask Pending register enables software to defer message sending on a per-vector basis.

| Register:MSIPENDINGDevice:0 (DMI), 3,5 (PCIe)Function:0Offset:70h |      |         |                                                                                                            |  |
|-------------------------------------------------------------------|------|---------|------------------------------------------------------------------------------------------------------------|--|
| Bit                                                               | Attr | Default | Description                                                                                                |  |
| 31:2                                                              | RV   | 0h      | Reserved                                                                                                   |  |
| 1:0                                                               | RO   | 0h      | Pending Bit<br>For each Pending bit that is set, the PCI Express port has a pending associated<br>message. |  |

# 3.3.4.13 PEGCAPID—PCI Express\* Capability Identity Register

The PCI Express Capability List register enumerates the PCI Express Capability structure in the PCI 3.0 configuration space.

| Register:PEGCAPIDDevice:0 (DMI), 3,5 (PCIe)Function:0Offset:90h |      |         |                                                                              |
|-----------------------------------------------------------------|------|---------|------------------------------------------------------------------------------|
| Bit                                                             | Attr | Default | Description                                                                  |
| 7:0                                                             | RO   | 10h     | Capability ID<br>Provides the PCI Express capability ID assigned by PCI-SIG. |

# 3.3.4.14 PEGNXTPTR—PCI Express\* Next Pointer Register

The PCI Express Capability List register enumerates the PCI Express Capability structure in the PCI 3.0 configuration space.

| Register:PEGNXTPTRDevice:0 (DMI), 3,5 (PCIe)Function:0Offset:91h |      |         |                                                         |
|------------------------------------------------------------------|------|---------|---------------------------------------------------------|
| Bit                                                              | Attr | Default | Description                                             |
| 7:0                                                              | RWO  | E0h     | Next Ptr<br>This field is set to the PCI PM capability. |



# 3.3.4.15 PEGCAP—PCI Express\* Capabilities Register

The PCI Express Capabilities register identifies the PCI Express device type and associated capabilities.

| Device: | Register:PEGCAPDevice:0 (DMI), 3,5 (PCIe)Function:0Offset:92h |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|---------|---------------------------------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit     | Attr                                                          | Default                                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 15:14   | RV                                                            | 0h                                      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 13:9    | RO                                                            | 00h                                     | Interrupt Message Number<br>Applies only to the root ports.<br>This field indicates the interrupt message number that is generated for<br>PM/HP events. When there are more than one MSI interrupt Number, this<br>register field is required to contain the offset between the base Message<br>Data and the MSI Message that is generated when the status bits in the slot<br>status register or root port status registers are set. IIO assigns the first<br>vector for PM/HP events and so this field is set to 0. |  |  |
| 8       | RWO                                                           | 0                                       | <ul> <li>Slot Implemented</li> <li>Applies only to the root ports.</li> <li>0 = Indicates no slot is connected to this port.</li> <li>1 = Indicates that the PCI Express link associated with the port is connected to a slot.</li> <li>This register bit is of type "write once" and is controlled by BIOS/special initialization firmware.</li> </ul>                                                                                                                                                               |  |  |
| 7:4     | RO                                                            | 0100                                    | Device/Port Type<br>This field identifies the type of device. It is set to 0100 for all the Express<br>ports.                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 3:0     | RWO                                                           | Dev 3,5: 2h<br>Dev 3,5: 2h<br>Dev 0: 1h | Capability Version<br>This field identifies the version of the PCI Express capability structure. Set to<br>2h for PCI Express devices for compliance with the extended base registers.<br>Note: BIOS should set this to 1h for Device 0 (DMI).                                                                                                                                                                                                                                                                        |  |  |



# 3.3.4.16 DEVCAP—PCI Express\* Device Capabilities Register

The PCI Express Device Capabilities register identifies device specific information for the device.

| Device: | Function: 0 |                                               |                                                                                                                               |  |  |
|---------|-------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit     | Attr        | Default                                       | Description                                                                                                                   |  |  |
| 31:28   | RV          | 0h                                            | Reserved                                                                                                                      |  |  |
| 27:26   | RO          | 0h                                            | Captured Slot Power Limit Scale<br>Does not apply to root ports or integrated devices.                                        |  |  |
| 25:18   | RO          | 00h                                           | Captured Slot Power Limit Value<br>Does not apply to root ports or integrated devices.                                        |  |  |
| 17:16   | RV          | 0h                                            | Reserved                                                                                                                      |  |  |
| 15      | RO          | 1                                             | Role Based Error Reporting<br>Integrated I/O is <i>PCI Express Base Specification</i> compliant and supports<br>this feature. |  |  |
| 14      | RO          | 0                                             | Power Indicator Present on Device<br>Does not apply to root ports or integrated devices.                                      |  |  |
| 13      | RO          | 0                                             | Attention Indicator Present<br>Does not apply to root ports or integrated devices.                                            |  |  |
| 12      | RO          | 0                                             | Attention Button Present<br>Does not apply to root ports or integrated devices.                                               |  |  |
| 11:9    | RO          | 000                                           | Reserved                                                                                                                      |  |  |
| 8:6     | RO          | 000                                           | Reserved                                                                                                                      |  |  |
| 5       | RO          | 1                                             | Extended Tag Field Supported<br>Integrated I/O devices support 8-bit tag.                                                     |  |  |
| 4:3     | RO          | 0h                                            | Reserved                                                                                                                      |  |  |
| 2:0     | RO          | Dev 0: 000b<br>Dev 3,5: 001b<br>Dev 3,5: 001b | Max Payload Size Supported<br>IIO supports 256B payloads on PCI Express ports and 128B on the DMI port<br>(Device 0).         |  |  |



#### DEVCTRL—PCI Express\* Device Control Register 3.3.4.17

The PCI Express Device Control register controls PCI Express specific capabilities parameters associated with the device.

| (Sheet 1 of 2)                             |       |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|--------------------------------------------|-------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Register<br>Device:<br>Function<br>Offset: | 0 (DI | CTRL<br>MI), 3,5 (PCI | e)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| Bit                                        | Attr  | Default               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 15                                         | RV    | 0h                    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 14:12                                      | RO    | 000                   | Max_Read_Request_Size<br>Express/DMI ports in Integrated I/O do not generate requests greater than<br>128B and this field is ignored.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 11                                         | RO    | 0                     | Enable No Snoop<br>Not applicable to root ports since they never set the 'No Snoop' bit for<br>transactions they originate (not forwarded from peer) to PCI Express.<br>This bit has no impact on forwarding of NoSnoop attribute on peer requests.                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 10                                         | RO    | 0                     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 9                                          | RO    | 0                     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 8                                          | RW    | Oh                    | Extended Tag Field Enable<br>This bit enables the PCI Express/DMI ports to use an 8-bit Tag field as a<br>requester.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 7:5                                        | RW    | 000                   | Max Payload Size<br>This field is set by configuration software for the maximum TLP payload size<br>for the PCI Express port. As a receiver, the IIO must handle TLPs as large as<br>the set value. As a requester (that is, for requests where Integrated IO's own<br>RequesterID is used), it must not generate TLPs exceeding the set value.<br>Permissible values that can be programmed are indicated by the<br>Max_Payload_Size_Supported in the Device Capabilities register:<br>000 = 128B max payload size<br>001 = 256B max payload size (applies only to standard PCI Express ports<br>and DMI port aliases to 128B<br>others = alias to 128B |  |
| 4                                          | RO    | 0                     | Enable Relaxed Ordering<br>Not applicable to root ports since they never set relaxed ordering bit as a<br>requester (this does not include Tx forwarded from peer devices).<br>This bit has no impact on forwarding of relaxed ordering attribute on peer<br>requests.                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 3                                          | RW    | 0                     | Unsupported Request Reporting Enable<br>Applies only to the PCI Express/DMI ports. This bit controls the reporting of<br>unsupported requests that Integrated I/O itself detects on requests its<br>receives from a PCI Express/DMI port.<br>0 = Reporting of unsupported requests is disabled.<br>1 = Reporting of unsupported requests is enabled.<br>Refer to the latest <i>PCI Express Base Specification</i> for complete details of how<br>this bit is used in conjunction with other bits to UR errors.                                                                                                                                           |  |
| 2                                          | RW    | 0                     | Fatal Error Reporting EnableApplies only to the PCI Express/DMI ports. Controls the reporting of fatal<br>errors that Integrated I/O detects on the PCI Express/DMI interface.0 = Reporting of Fatal error detected by device is disabled.<br>1 = Reporting of Fatal error detected by device is enabled.Refer to the latest PCI Express Base Specification for complete details of how<br>this bit is used in conjunction with other bits to report errors.For the PCI Express/DMI ports, this bit is not used to control the reporting of<br>other internal component uncorrectable fatal errors (at the port unit) in any<br>way.                     |  |



#### (Sheet 2 of 2)

| Register:DEVCTRLDevice:0 (DMI), 3,5 (PCIe)Function:0Offset:98h |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|----------------------------------------------------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                            | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 1                                                              | RW   | 0       | <ul> <li>Non Fatal Error Reporting Enable</li> <li>Applies only to the PCI Express/DMI ports. Controls the reporting of non-fatal errors that Integrated I/O detects on the PCI Express/DMI interface.</li> <li>0 = Reporting of Non Fatal error detected by device is disabled.</li> <li>1 = Reporting of Non Fatal error detected by device is enabled.</li> <li>Refer to the latest <i>PCI Express Base Specification</i> for complete details of how this bit is used in conjunction with other bits to report errors.</li> <li>For the PCI Express/DMI ports, this bit is not used to control the reporting of other internal component uncorrectable non-fatal errors (at the port unit) in any way.</li> </ul> |  |
| 0                                                              | RW   | 0       | Correctable Error Reporting Enable           Applies only to the PCI Express/DMI ports. Controls the reporting of correctable errors that Integrated I/O detects on the PCI Express/DMI interface.           0 = Reporting of link Correctable error detected by the port is disabled.           1 = Reporting of link Correctable error detected by port is enabled.           Refer to the latest PCI Express Base Specification for complete details of how this bit is used in conjunction with other bits to report errors.           For the PCI Express/DMI ports, this bit is not used to control the reporting of other internal component correctable errors (at the port unit) in any way.                 |  |



# 3.3.4.18 DEVSTS—PCI Express\* Device Status Register

The PCI Express Device Status register provides information about PCI Express device specific parameters associated with the device.

| Register:DEVSTSDevice:0 (DMI), 3,5 (PCIe)Function:0Offset:9Ah |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|---------------------------------------------------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                           | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 15:6                                                          | RV   | 000h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 5                                                             | RO   | Oh      | Transactions Pending<br>Does not apply to root/DMI ports, that is, bit hardwired to 0 for these<br>devices.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 4                                                             | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 3                                                             | RW1C | 0       | <ul> <li>Unsupported Request Detected</li> <li>This bit applies only to the root/DMI ports. This bit indicates that the root port detected an Unsupported Request. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control Register.</li> <li>0 = No unsupported request detected by the root port.</li> <li>1 = Unsupported Request detected at the device/port. These unsupported requests inbound that the root port received and it detected them as unsupported requests (for example, address decoding failures that the root port detected on a packet, receiving inbound lock reads, BME bit is clear, and so forth). Note that this bit is not set on peer-to-peer completions with UR status that are forwarded by the root port to the PCI Express link.</li> </ul> |  |
| 2                                                             | RW1C | 0       | Fatal Error DetectedThis bit indicates that a fatal (uncorrectable) error is detected by the device.Errors are logged in this register regardless of whether error reporting is<br>enabled or not in the Device Control register.0 = No Fatal errors detected.1 = Fatal errors detected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 1                                                             | RW1C | 0       | <ul> <li>Non Fatal Error Detected</li> <li>This bit gets set if a non-fatal uncorrectable error is detected by the device.</li> <li>Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register.</li> <li>0 = No Fatal errors detected.</li> <li>1 = Fatal errors detected.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 0                                                             | RW1C | 0       | Correctable Error DetectedThis bit gets set if a correctable error is detected by the device. Errors are<br>logged in this register regardless of whether error reporting is enabled or not<br>in the PCI Express Device Control register.0 = No Fatal errors detected.1 = Fatal errors detected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |



# 3.3.4.19 LNKCAP—PCI Express\* Link Capabilities Register

The Link Capabilities register identifies the PCI Express specific link capabilities.

|                                            |       |                        | (Sheet 1 of 2)                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------------------------------|-------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register<br>Device:<br>Function<br>Offset: | 0 (DI | :АР<br>MI), 3,5 (РСІе) |                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Bit                                        | Attr  | Default                | Description                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 31:24                                      | RWO   | 0                      | Port Number<br>This field indicates the PCI Express port number for the link and is<br>initialized by software/BIOS.                                                                                                                                                                                                                                                                                                                   |
| 23:22                                      | RV    | 0h                     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 21                                         | RO    | 1                      | Link Bandwidth Notification Capability<br>A value of 1b indicates support for the Link Bandwidth Notification status<br>and interrupt mechanisms.                                                                                                                                                                                                                                                                                      |
| 20                                         | RO    | 1                      | Data Link Layer Link Active Reporting Capable<br>IIO supports reporting status of the data link layer so software knows<br>when it can enumerate a device on the link or otherwise know the status<br>of the link.                                                                                                                                                                                                                     |
| 19                                         | RO    | 1                      | Surprise Down Error Reporting Capable<br>IIO supports reporting a surprise down error condition                                                                                                                                                                                                                                                                                                                                        |
| 18                                         | RO    | 0                      | Clock Power Management<br>Does not apply to IIO.                                                                                                                                                                                                                                                                                                                                                                                       |
| 17:15                                      | RWO   | 010                    | L1 Exit Latency<br>This field indicates the L1 exit latency for the given PCI Express port. It<br>indicates the length of time this port requires to complete transition from<br>L1 to L0.<br>000 = Less than 1 µs<br>001 = 1 is to less than 2 µs<br>010 = 2 is to less than 4 µs<br>011 = 4 is to less than 8 µs<br>100 = 8 is to less than 16 µs<br>101 = 16 is to less than 32 µs<br>110 = 32 is to 64 µs<br>111 = More than 64 µs |
| 14:12                                      | RWO   | 011                    | LOS Exit Latency<br>This field indicates the LOs exit latency (that is, LOs to LO) for the PCI<br>Express port.<br>000 = Less than 64 ns<br>001 = 64 ns to less than 128 ns<br>010 = 128 ns to less than 256 ns<br>011 = 256 ns to less than 512 ns<br>100 = 512 ns to less than 1 ns<br>101 = 1 is to less than 2 ns<br>110 = 2 is to 4 ns<br>111 = More than 4 ns                                                                    |
| 11:10                                      | RWO   | 11                     | Active State Link PM Support<br>This field indicates the level of active state power management supported<br>on the given PCI Express port.<br>00 = Disabled<br>01 = L0s Entry Supported<br>10 = Reserved<br>11 = L0s and L1 Supported                                                                                                                                                                                                 |

## (Sheet 1 of 2)



| (Sheet 2 of 2) |
|----------------|
|----------------|

| Register:LNKCAPDevice:0 (DMI), 3,5 (PCIe)Function:0Offset:9Ch |      |                                                                            |                                                                                                                                                                                                                                                                                                |  |
|---------------------------------------------------------------|------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                           | Attr | Default                                                                    | Description                                                                                                                                                                                                                                                                                    |  |
| 9:4                                                           | RWO  | 010000b                                                                    | Maximum Link Width<br>This field indicates the maximum width of the given PCI Express Link<br>attached to the port.<br>001000 = x8<br>010000 = x16<br>000100 = Reserved<br>Others = Reserved<br>This is left as a RWO register for BIOS to update based on the platform<br>usage of the links. |  |
| 3:0                                                           | RWO  | Dev 3,5: See<br>description<br>Dev 3,5: See<br>description<br>Dev 0: 0001b | Maximum Link Speeds Supported<br>Integrated I/O supports both 2.5 Gbps and 5 Gbps speeds<br>0001b = 2.5 GT/s support only<br>0010b = 2.5 GT/s and 5.0GT/s support                                                                                                                              |  |



# 3.3.4.20 LNKCON—PCI Express\* Link Control Register (Device 0)

The PCI Express Link Control register controls the PCI Express Link specific parameters.

| Register<br>Device:<br>Function<br>Offset: | 0 (DI |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------------------------------------------|-------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr  | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 15:12                                      | RV    | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 11                                         | RO    | 0       | Link Autonomous Bandwidth Interrupt Enable<br>When set to 1, this bit enables the generation of an interrupt to indicate that<br>the Link Autonomous Bandwidth Status bit has been set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 10                                         | RO    | 0       | Link Bandwidth Management Interrupt Enable<br>When set to 1, this bit enables the generation of an interrupt to indicate that<br>the Link Bandwidth Management Status bit has been set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 9                                          | RO    | 0       | Hardware Autonomous Width Disable<br>When set, this bit disables hardware from changing the link width for<br>reasons other than attempting to correct unreliable link operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 8                                          | RO    | 0       | Enable Clock Power Management<br>N/A to Integrated I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 7                                          | RO    | 0       | <b>Extended Sync</b><br>When set to 1, this bit forces the transmission of additional ordered sets when exiting LOs and when in recovery. See the latest <i>PCI Express Base Specification</i> for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 6                                          | RO    | 0       | Common Clock Configuration<br>Integrated I/O does nothing with this bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 5                                          | RO    | 0       | <b>Retrain Link</b><br>A write of 1 to this bit initiates link retraining in the given PCI Express port<br>by directing the LTSSM to the recovery state if the current state is [L0, L0s or<br>L1]. If the current state is anything other than L0, L0s, L1 then a write to<br>this bit does nothing. This bit always returns 0 when read.<br>If the Target Link Speed field has been set to a non-zero value different than<br>the current operating speed, then the LTSSM will attempt to negotiate to the<br>target link speed.<br>It is permitted to write 1b to this bit while simultaneously writing modified<br>values to other fields in this register. When this is done, all modified values<br>that affect link retraining must be applied in the subsequent retraining. |
| 4                                          | RO    | 0       | Link Disable<br>This field controls whether the link associated with the PCI Express port is<br>enabled or disabled. When this bit is a 1, a previously configured link (a link<br>that has gone past the polling state) would return to the "disabled" state as<br>defined in the PCI Express Base Specification. When this bit is clear, an<br>LTSSM in the "disabled" state goes back to the detect state.<br>0 = Enables the link associated with the PCI Express port.<br>1 = Disables the link associated with the PCI Express port.                                                                                                                                                                                                                                          |
| 3                                          | RO    | 0       | Read Completion Boundary<br>Set to zero to indicate Integrated I/O could return read completions at 64B<br>boundaries.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2                                          | RV    | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1:0                                        | RO    | 00      | Active State Link PM Control<br>When 01b or 11b, L0s on transmitter is enabled, otherwise it is disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



# 3.3.4.21 LNKCON—PCI Express\* Link Control Register

The PCI Express Link Control register controls the PCI Express Link specific parameters.

| Register<br>Device:<br>Function<br>Offset: | 3, 5 ( | CON<br>(PCIe) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------------------------------|--------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr   | Default       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 15:12                                      | RV     | 0             | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 11                                         | RW     | 0             | Link Autonomous Bandwidth Interrupt Enable<br>When set to 1, this bit enables the generation of an interrupt to indicate that<br>the Link Autonomous Bandwidth Status bit has been set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 10                                         | RW     | 0             | Link Bandwidth Management Interrupt Enable<br>When set to 1, this bit enables the generation of an interrupt to indicate that<br>the Link Bandwidth Management Status bit has been set.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 9                                          | RW     | 0             | Hardware Autonomous Width Disable<br>When set to 1, this bit disables hardware from changing the Link width for<br>reasons other than attempting to correct unreliable Link operation by<br>reducing Link width.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 8                                          | RO     | 0             | Enable Clock Power Management<br>N/A to IIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 7                                          | RW     | 0             | <b>Extended Sync</b><br>When set to 1, this bit forces the transmission of additional ordered sets<br>when exiting LOs and when in recovery. Refer to the latest <i>PCI Express Base</i><br><i>Specification</i> for details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 6                                          | RW     | 0             | Common Clock Configuration<br>Integrated I/O does nothing with this bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 5                                          | wo     | 0             | Retrain Link<br>A write of 1 to this bit initiates link retraining in the given PCI Express port<br>by directing the LTSSM to the recovery state if the current state is [L0, L0s,<br>or L1]. If the current state is anything other than L0, L0s, L1, then a write to<br>this bit does nothing. This bit always returns 0 when read.<br>If the Target Link Speed field has been set to a non-zero value different than<br>the current operating speed, the LTSSM will attempt to negotiate to the<br>target link speed.<br>It is permitted to write 1 to this bit while simultaneously writing modified<br>values to other fields in this register. When this is done, all modified values<br>that affect link retraining must be applied in the subsequent retraining. |
| 4                                          | RW     | 0             | Link Disable         This field controls whether the link associated with the PCI Express port is enabled or disabled. When this bit is a 1, a previously configured link (a link that has gone past the polling state) would return to the "disabled" state as defined in the latest <i>PCI Express Base Specification</i> When this bit is clear, an LTSSM in the "disabled" state goes back to the detect state.         0 = Enables the link associated with the PCI Express port.         1 = Disables the link associated with the PCI Express port.                                                                                                                                                                                                               |
| 3                                          | RO     | 0             | Read Completion Boundary<br>Set to zero to indicate IIO could return read completions at 64B boundaries.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2                                          | RV     | 0             | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1:0                                        | RW     | 00            | Active State Link PM Control<br>When 01b or 11b, L0s on transmitter is enabled; otherwise, it is disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



# 3.3.4.22 LNKSTS—PCI Express\* Link Status Register

The PCI Express Link Status register provides information on the status of the PCI Express Link such as negotiated width, training, and so forth.

|                                              |      |               | (Sheet 1 of 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------------------------------------|------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register:<br>Device:<br>Function:<br>Offset: |      | , 3, 5 (PCIe) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Bit                                          | Attr | Default       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 15                                           | RW1C | 0             | Link Autonomous Bandwidth Status<br>This bit is set to 1 by hardware to indicate that hardware has<br>autonomously changed link speed or width, without the port transitioning<br>through DL_Down status, for reasons other than to attempt to correct<br>unreliable link operation.<br>Integrated I/O sets this bit when it receives eight consecutive TS1 or TS2<br>ordered sets with the Autonomous Change bit set.<br>Note that if the status bit is set by hardware in the same clock software<br>clears the status bit, the status bit should remain set and if MSI is<br>enabled, the hardware should trigger a new MSI. |
| 14                                           | RW1C | 0             | Link Bandwidth Management Status<br>This bit is set to 1 by hardware to indicate that either of the following has<br>occurred without the port transitioning through DL_Down status:<br>a) A link retraining initiated by a write of 1b to the Retrain Link bit has<br>completed<br>b) Hardware has autonomously changed link speed or width to attempt<br>to correct unreliable link operation<br>Note that if the status bit is set by hardware in the same clock software<br>clears the status bit, the status bit should remain set and if MSI is<br>enabled, the hardware should trigger a new MSI.                        |
| 13                                           | RO   | 0             | Data Link Layer Link Active<br>This bit is set to 1 when the Data Link Control and Management State<br>Machine is in the DL_Active state, Ob otherwise.<br>On a downstream port or upstream port, when this bit is Ob, the<br>transaction layer associated with the link will abort all transactions that<br>would otherwise be routed to that link.                                                                                                                                                                                                                                                                            |
| 12                                           | RWO  | 1             | <ul> <li>Slot Clock Configuration</li> <li>This bit indicates whether Integrated I/O receives clock from the same XTAL that also provides clock to the device on the other end of the link.</li> <li>0 = Indicates that the device uses an independent clock irrespective of the presence of a reference on the connector.</li> <li>1 = Indicates the same physical reference clock to devices on both ends of the link.</li> </ul>                                                                                                                                                                                             |
| 11                                           | RO   | 0             | <ul> <li>Link Training</li> <li>This field indicates the status of an ongoing link training session in the PCI Express port</li> <li>0 = LTSSM has exited the recovery/configuration state</li> <li>1 = LTSSM is in recovery/configuration state or the Retrain Link was set but training has not yet begun.</li> <li>The Integrated I/O hardware clears this bit once LTSSM has exited the recovery/configuration state. Refer to the latest <i>PCI Express Base Specification</i> for details of which states within the LTSSM would set this bit and which states would clear this bit.</li> </ul>                           |
| 10                                           | RO   | 0             | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                              |      |               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

#### (Sheet 1 of 2)



| (Sheet 2 of 2) |
|----------------|
|----------------|

| Register:<br>Device:<br>Function:<br>Offset: |      | , 3, 5 (PCIe) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------------------------------|------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr | Default       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 9:4                                          | RO   | Oh            | <b>Negotiated Link Width</b><br>This field indicates the negotiated width of the given PCI Express link<br>after training is completed. Only x8 and x16 link width negotiations are<br>supported in Integrated I/O.<br>0x08 = x8 max link width<br>0x10 = x16 max link width<br>The value in this field is not defined and could show any value when the<br>link is not up. Software determines if the link is up or not by reading Bit<br>13 of this register. |
| 3:0                                          | RO   | 1h            | Current Link Speed<br>This field indicates the negotiated Link speed of the given PCI Express<br>Link.<br>0001b = 2.5 Gbps<br>0010b = 5 Gbps<br>Others = Reserved<br>The value in this field is not defined and could show any value, when the<br>link is not up. Software determines if the link is up or not by reading Bit<br>13 of this register.                                                                                                           |



# 3.3.4.23 SLTCAP—PCI Express\* Slot Capabilities Register

The Slot Capabilities register identifies the PCI Express specific slot capabilities. These registers must be ignored by software on the DMI links.

*Note:* Hot-plug for PCIe is not supported on Desktop, Platforms.

| Device: | Function: 0 |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|---------|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit     | Attr        | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 31:19   | RWO         | 0h      | Physical Slot Number<br>This field indicates the physical slot number of the slot connected to the PCI<br>Express* port and is initialized by BIOS.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 18      | RO          | 0h      | Command Complete Not Capable<br>Integrated I/O is capable of command complete interrupt.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 17      | RWO         | Oh      | Electromechanical Interlock Present<br>When set to 1, this bit indicates that an Electromechanical Interlock is<br>implemented on the chassis for this slot and that lock is controlled by Bit 11 in<br>Slot Control register.<br>BIOS Note: This capability is not set if the Electromechanical Interlock control<br>is connected to main slot power control.                                                                                                                                                                                                                                                                                                                                        |  |
|         |             |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|         | DUVE        |         | Slot Power Limit Scale<br>This field specifies the scale used for the Slot Power Limit Value and is<br>initialized by BIOS. IIO uses this field when it sends a Set_Slot_Power_Limit<br>message on PCI Express.<br>Range of Values:                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 16:15   | RWO         | Oh      | $ \begin{array}{l} \text{Range of values.} \\ \text{O0} &= 1.0x \\ \text{O1} &= 0.1x \\ \text{10} &= 0.01x \\ \text{11} &= 0.001x \\ \end{array} $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 14:7    | RWO         | 00h     | Slot Power Limit Value         This field specifies the upper limit on power supplied by slot in conjunction with the Slot Power Limit Scale value defined previously         Power limit (in Watts) = SPLS x SPLV.         This field is initialized by BIOS. IIO uses this field when it sends a Set_Slot_Power_Limit message on PCI Express.         Design Note: Integrated I/O can choose to send the Set_Slot_Power_Limit message on the link at first link up condition without regards to whether this register and the Slot Power Limit Scale register are programmed yet by BIOS. Integrated I/O must then be designed to discard a received Set_Slot_Power_Limit message without an error. |  |
| 6:5     | RV          | 0h      | Reserved - Hot-Plug is not supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 4       | RWO         | 0h      | <b>Power Indicator Present</b><br>When set to 1, this bit indicates that a Power Indicator is implemented for this slot and is electrically controlled by the chassis.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| 3       | RWO         | 0h      | Attention Indicator Present<br>When set to 1, this bit indicates that an Attention Indicator is implemented for<br>this slot and is electrically controlled by the chassis                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 2       | RWO         | 0h      | MRL Sensor Present<br>When set to 1, this bit indicates that an MRL Sensor is implemented on the<br>chassis for this slot.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 1       | RWO         | 0h      | <b>Power Controller Present</b><br>When set to 1, this bit indicates that a software controllable power controller is implemented on the chassis for this slot.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 0       | RV          | 0h      | Reserved - Hot-Plug is not supported.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|         |             |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |



# 3.3.4.24 SLTCON—PCI Express\* Slot Control Register

The Slot Control register identifies the PCI Express specific slot control parameters for operations such as Power Management.

| Register<br>Device:<br>Function<br>Offset: | 0 (DI | ON<br>MI), 3, 5 (PCI | le)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------------------------|-------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr  | Default              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 15:13                                      | RV    | 0h                   | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 12                                         | RWS   | 0                    | Data Link Layer State Changed Enable<br>When set to 1, this field enables software notification when Data Link Layer<br>Link Active field is changed                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 11                                         | RW    | 0                    | <b>Electromechanical Interlock Control</b><br>If an electromechanical lock is implemented, a write of 1b to this field causes<br>the state of the interlock to toggle. Write of 0b has no effect. This bit always<br>returns a 0 when read. If electromechanical lock is not implemented, then<br>either a write of 1 or 0 to this register has no effect.                                                                                                                                                                                                                                                                                                                |
| 10                                         | RWS   | 1                    | Power Controller ControlIf a power controller is implemented, when written, this bit sets the powerstate of the slot per the defined encodings. Reads of this field must reflectthe value from the latest write.0 = Power On1 = Power Off                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 9:8                                        | RW    | 3h                   | <ul> <li>Power Indicator Control</li> <li>If a Power Indicator is implemented, writes to this register set the Power Indicator to the written state. Reads of this field must reflect the value from the latest write.</li> <li>00 = Reserved</li> <li>01 = On</li> <li>10 = Blink (Integrated I/O drives 1.5-Hz square wave for Chassis mounted LEDs)</li> <li>11 = Off</li> <li>When this register is written, the event is signaled using the virtual pins of the Integrated I/O over a dedicated SMBus port.</li> <li>Integrated I/O does not generate the Power_Indicator_On/Off/Blink messages on PCI Express when this field is written to by software.</li> </ul> |
| 7:6                                        | RW    | 3h                   | Attention Indicator Control         If an Attention Indicator is implemented, writes to this register set the Attention Indicator to the written state.         Reads of this field reflect the value from the latest write.         00 = Reserved         01 = On         10 = Blink (The Integrated I/O drives 1.5 Hz square wave)         11 = Off         When this register is written, the event is signaled using the virtual pins of the Integrated I/O over a dedicated SMBus port.         Integrated I/O does not generated the Attention_Indicator_On/Off/Blink messages on PCI Express* when this field is written to by software.                           |
| 5:0                                        | RV    | 00h                  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |



# 3.3.4.25 ROOTCON—PCI Express\* Root Control Register

The PCI Express Root Control register specifies parameters specific to the root complex port.

| (Sheet 1 of 2)                             |      |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------------------------------|------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register<br>Device:<br>Functior<br>Offset: | 0 (E | DTCON<br>DMI), 3, 5 (P( | Cle)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Bit                                        | Attr | Default                 | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 15:5                                       | RV   | 0h                      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 4                                          | RW   | Oh                      | <b>CRS Software Visibility Enable</b><br>When set to 1, this bit enables the Root Port to return Configuration Request<br>Retry Status (CRS) Completion Status to software. If 0, retry status cannot be<br>returned to software. Root ports that do not implement this capability must<br>hardwire this bit to 0b.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 3                                          | RW   | Oh                      | <ul> <li>PME Interrupt Enable</li> <li>This field controls the generation of MSI interrupts and Intx messages for PME messages.</li> <li>0 = Disables interrupt generation for PME messages.</li> <li>1 = Enables interrupt generation upon receipt of a PME message as reflected in the PME status bit of the Root Status Register.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2                                          | RW   | Oh                      | <ul> <li>System Error on Fatal Error Enable</li> <li>This field enables notifying the internal core error logic of occurrence of an uncorrectable fatal error at the port or below its hierarchy. The internal core error logic of Integrated I/O then decides if/how to escalate the error further (pins/message, an so forth).</li> <li>0 = No internal core error logic notification should be generated on a fatal error reported by any of the devices in the hierarchy associated with and including this port.</li> <li>1 = Indicates that a internal core error logic notification should be generated if a fatal error is reported by any of the devices in the hierarchy associated with and including this port.</li> <li>Note that generation of system notification on a PCI Express/DMI fatal error is orthogonal to generated on a fatal error or software can choose one of the two.</li> <li>Refer to the latest <i>PCI Express Base Specification</i> for details of how this bit is used in conjunction with other error control bits to generate core logic notification of error events in a PCI Express/DMI port.</li> </ul>                      |
| 1                                          | RW   | Oh                      | <ul> <li>System Error on Non-Fatal Error Enable</li> <li>This field enables notifying the internal core error logic of occurrence of an uncorrectable non-fatal error at the port or below its hierarchy. The internal core error logic of Integrated I/O then decides if/how to escalate the error further (pins/message and so forth).</li> <li>0 = No internal core error logic notification should be generated on a nonfatal error reported by any of the devices in the hierarchy associated with and including this port</li> <li>1 = Indicates that a internal core error logic notification should be generated if a non-fatal error is reported by any of the devices in the hierarchy associated with and including this port.</li> <li>Note that generation of system notification on a PCI Express/DMI non-fatal error is orthogonal to generated on a nonfatal error or software can choose one of the two.</li> <li>Refer to the latest <i>PCI Express Base Specification</i> for details of how this bit is used in conjunction with other error control bits to generate core logic notification of error events in a PCI Express/DMI port.</li> </ul> |

(Sheet 1 of 2)



#### (Sheet 2 of 2)

| Register:ROOTCONDevice:0 (DMI), 3, 5 (PCIe)Function:0Offset:ACh |      |         |                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------------------------------------------------------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                                             | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                       |
| 0                                                               | RW   | Oh      | System Error on Correctable Error EnableThis field controls notifying the internal core error logic of the occurrence of a<br>correctable error in the device or below its hierarchy. The internal core error<br>logic of Integrated I/O then decides if/how to escalate the error further<br>(pins/message, and so forth).0 = No internal core error logic notification should be generated on a |
|                                                                 |      |         | <ul> <li>correctable error reported by any of the devices in the hierarchy associated with and including this port.</li> <li>1 = Indicates that an internal core error logic notification should be generated if a correctable error is reported by any of the devices in the hierarchy associated with and including this port.</li> </ul>                                                       |
|                                                                 |      |         | Note that generation of system notification on a PCI Express correctable error is orthogonal to generation of an MSI interrupt for the same error. Both a system error and MSI can be generated on a correctable error or software can choose one of the two.                                                                                                                                     |
|                                                                 |      |         | Refer to the latest <i>PCI Express Base Specification</i> for details of how this bit is used in conjunction with other error control bits to generate core logic notification of error events in a PCI Express/DMI port.                                                                                                                                                                         |

# 3.3.4.26 ROOTCAP—PCI Express\* Root Capabilities Register

The PCI Express Root Status register specifies parameters specific to the root complex port.

| Register:       ROOTCAP         Device:       0 (DMI), 3, 5 (PCIe)         Function:       0         Offset:       AEh |      |         |                                                                                                                                                                                                                                       |  |
|------------------------------------------------------------------------------------------------------------------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                                                                                    | Attr | Default | Description                                                                                                                                                                                                                           |  |
| 15:1                                                                                                                   | RV   | 0h      | Reserved                                                                                                                                                                                                                              |  |
| 0                                                                                                                      | RO   | 1       | <b>CRS Software Visibility</b><br>When set to 1, this bit indicates that the Root Port is capable of returning<br>Configuration Request Retry Status (CRS) Completion Status to software.<br>Integrated I/O supports this capability. |  |



# 3.3.4.27 ROOTSTS—PCI Express\* Root Status Register

The PCI Express Root Status register specifies parameters specific to the root complex port.

| Register:ROOTSTSDevice:0 (DMI), 3, 5 (PCIe)Function:0Offset:B0h |      |         |                                                                                                                                                                                                                                                                                                                                                                      |
|-----------------------------------------------------------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                                             | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                          |
| 31:18                                                           | RV   | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                             |
| 17                                                              | RO   | Oh      | <b>PME Pending</b><br>This field indicates that another PME is pending when the PME Status bit is set.<br>When the PME Status bit is cleared by software; the pending PME is delivered<br>by hardware by setting the PME Status bit again and updating the Requestor<br>ID appropriately. The PME pending bit is cleared by hardware if no more PMEs<br>are pending. |
| 16                                                              | RW1C | Oh      | PME Status<br>This field indicates a PM_PME message (either from the link or internally from<br>within that root port) was received at the port.<br>1 = PME was asserted by a requester as indicated by the PMEREQID field<br>This bit is cleared by software by writing a 1.                                                                                        |
| 15:0                                                            | RO   | 0000h   | <b>PME Requester ID</b><br>This field indicates the PCI requester ID of the last PME requestor. If the root<br>port itself was the source of the (virtual) PME message, then a RequesterID of<br>IIOBUSNO:DevNo:0 is logged in this field.                                                                                                                           |



# 3.3.4.28 DEVCAP2—PCI Express\* Device Capabilities Register 2

| Register:DEVCAP2Device:0 (DMI), 3, 5 (PCIe)Function:0Offset:B4h |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
|-----------------------------------------------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                                             | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 31:6                                                            | RO   | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 5                                                               | RO   | 1       | Alternative RID Interpretation (ARI) Capable<br>This bit is set to 1b indicating Root Port supports this capability.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 4                                                               | RO   | 1       | Completion Time-out Disable Supported<br>IIO supports disabling completion time-out.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 3:0                                                             | RO   | 1110Ь   | Completion Time-out Values Supported<br>This field indicates device support for the optional Completion Time-out<br>programmability mechanism. This mechanism allows system software to<br>modify the Completion Time-out range. Bits are one-hot encoded and set<br>according to the table below to show time-out value ranges supported. A<br>device that supports the optional capability of Completion Time-out<br>Programmability must set at least two bits.<br>Four time values ranges are defined:<br>A: 50 µs to 10 ms<br>B: 10 ms to 250 ms<br>C: 250 ms to 4 s<br>D: 4 s to 64 s<br>Bits are set according to table below to show time-out value ranges supported.<br>0000b = Completions Time-out programming not supported values is fixed<br>by implementation in the range 50 µs to 50 ms.<br>001b = Range A<br>0010b = Range B<br>0011b = Range A & B<br>0110b = Range B & C<br>0111b = Range A, B, & C<br>1110b = Range B, C, & D<br>1111b = Range A, B, C & D<br>All other values are reserved.<br>Integrated I/O supports time-out values up to 10 ms-64 s. |  |  |



# 3.3.4.29 DEVCTRL2—PCI Express\* Device Control Register 2

| Register:DEVCTRL2Device:0 (DMI), 3, 5 (PCIe)Function:0Offset:B8h |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|------------------------------------------------------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                                              | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 15:6                                                             | RO   | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 5                                                                | RW   | 0       | Alternative RID Interpretation (ARI) Enable<br>When set to 1b, ARI is enabled for the Root Port.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 4                                                                | RW   | 0       | <ul> <li>Completion Time-out Disable</li> <li>1 = Disables the Completion Time-out mechanism for all NP tx that IIO issues on the PCI Express/DMI link.</li> <li>0 = Completion time-out is enabled.</li> <li>Software can change this field while there is active traffic in the root port.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 3:0                                                              | RW   | 0000Ь   | Completion Time-out Value on NP Tx that Integrated I/O Issues on<br>PCI Express/DMI – In Devices that support Completion Time-out<br>programmability, this field allows system software to modify the Completion<br>Time-out range. The following encodings and corresponding time-out ranges<br>are defined:<br>0000b = 10 ms to 50 ms<br>0001b = Reserved (Integrated I/O aliases to 0000b)<br>0010b = Reserved (Integrated I/O aliases to 0000b)<br>0101b = 16 ms to 55 ms<br>0110b = 65 ms to 210 ms<br>1001b = 260 ms to 900 ms<br>1010b = 1 s to 3.5 s<br>1101b = 4 s to 13 s<br>1110b = 17 s to 64 s<br>When the OS selects 17 s to 64 s range, the CTOCTRL register further controls<br>the time-out value within that range. For all other ranges selected by OS, the<br>time-out value within that range is fixed in Integrated I/O hardware.<br>Software can change this field while there is active traffic in the root port. |  |  |



# 3.3.4.30 LNKCON2—PCI Express\* Link Control Register 2

| Register:LNKCON2Device:0 (DMI), 3, 5 (PCIe)Function:0Offset:C0h |      |                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|-----------------------------------------------------------------|------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                             | Attr | Default                                                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 15:13                                                           | RO   | 0                                                      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 12                                                              | RWS  | 0                                                      | Compliance De-Emphasis<br>This bit sets the de-emphasis level in Polling Compliance state if the entry<br>occurred due to the Enter Compliance bit being 1b.<br>1b = 3.5 dB<br>0b = 6 dB                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 11                                                              | RWS  | 0                                                      | <b>Compliance SOS</b><br>When set to 1, the LTSSM is required to send SKP Ordered Sets periodically in between the (modified) compliance patterns.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 10                                                              | RWS  | 0                                                      | Enter Modified Compliance<br>When this bit is set to 1, the device transmits Modified Compliance Pattern if<br>the LTSSM enters Polling.Compliance substate.                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 9:7                                                             | RWS  | 0                                                      | Transmit Margin<br>This field controls the value of the non de-emphasized voltage level at the<br>Transmitter pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 6                                                               | RWO  | 0                                                      | Selectable De-Emphasis<br>When the Link is operating at 5.0 GT/s speed, this bit selects the level of de-<br>emphasis for an Upstream component.<br>Encodings:<br>1b = 3.5 dB<br>0b = 6 dB<br>When the Link is operating at 2.5 GT/s speed, the setting of this bit has no<br>effect.                                                                                                                                                                                                                                                                                                                                     |  |
| 5                                                               | RW   | 0                                                      | Hardware Autonomous Speed Disable<br>When set to 1, this bit disables hardware from changing the Link speed for<br>device specific reasons other than attempting to correct unreliable Link<br>operation by reducing Link speed.                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 4                                                               | RWS  | 0                                                      | Enter Compliance<br>Software is permitted to force a link to enter Compliance mode at the speed<br>indicated in the Target Link Speed field by setting this bit to 1b in both<br>components on a link and then initiating a hot reset on the link.                                                                                                                                                                                                                                                                                                                                                                        |  |
| 3:0                                                             | RWS  | Dev0: 0001b<br>Dev 3, 5:<br>0010b<br>Dev 3,5:<br>0010b | Target Link SpeedThis field sets an upper limit on link operational speed by restricting the values<br>advertised by the upstream component in its training sequences.Defined encodings are:0001b = 2.5-Gb/s Target Link Speed0010b = 5-Gb/s Target Link SpeedAll other encodings are reserved.If a value is written to this field that does not correspond to a speed included<br>in the Supported Link Speeds field, Integrated I/O will default to Gen1 speed.This field is also used to set the target compliance mode speed when software<br>is using the Enter Compliance bit to force a link into compliance mode. |  |



# 3.3.4.31 LNKSTS2—PCI Express\* Link Control Register 2

| Register:LNKSTS2Device:0 (DMI), 3, 5 (PCIe)Function:0Offset:C2h |      |                     |                                                                                                                                                  |  |  |  |
|-----------------------------------------------------------------|------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                                                             | Attr | Default Description |                                                                                                                                                  |  |  |  |
| 15:1                                                            | RO   | 0                   | Reserved                                                                                                                                         |  |  |  |
| 0                                                               | RO   | 0                   | Compliance De-Emphasis<br>Current de-emphasis level - when operating at Gen2 speed. This is unused in<br>Gen1 speed.<br>1b = 3.5 dB<br>Ob = 6 dB |  |  |  |

### 3.3.4.32 PMCAP—Power Management Capabilities Register

The PM Capabilities Register defines the capability ID, next pointer and other power management related support. The following PM registers/capabilities are added for software compliance. For Device 0 DMI, this register should be RO and zero.

| Device: | Function: 0 |         |                                                                                                                                                        |  |  |  |
|---------|-------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit     | Attr        | Default | Description                                                                                                                                            |  |  |  |
| 31:27   | RO          | 11001   | Power Management Event (PME) Support<br>Bits 31, 30, and 27 must be set to 1 for PCI-to-PCI bridge structures<br>representing ports on root complexes. |  |  |  |
| 26      | RO          | 0       | D2 Support<br>Integrated I/O does not support power management state D2.                                                                               |  |  |  |
| 25      | RO          | 0       | D1 Support<br>Integrated I/O does not support power management state D1.                                                                               |  |  |  |
| 24:22   | RO          | 0h      | Reserved                                                                                                                                               |  |  |  |
| 21      | RO          | 0       | Device Specific Initialization                                                                                                                         |  |  |  |
| 20      | RV          | 0       | Reserved                                                                                                                                               |  |  |  |
| 19      | RO          | 0       | PME Clock<br>This field is hardwired to 0h as it does not apply to PCI Express.                                                                        |  |  |  |
| 18:16   | RO          | 011     | Version<br>This field is set to 3h (PM 1.2 compliant) as version number for all PCI Express<br>ports.                                                  |  |  |  |
| 15:8    | RO          | 00h     | Next Capability Pointer<br>This is the last capability in the chain and hence set to 0.                                                                |  |  |  |
| 7:0     | RO          | 01h     | Capability ID<br>Provides the PM capability ID assigned by PCI-SIG.                                                                                    |  |  |  |



### 3.3.4.33 PMCSR—Power Management Control and Status Register (Device 0 DMI)

This register provides status and control information for PM events on the DMI port..

| Register<br>Device:<br>Function<br>Offset: | 0 (DN |         |                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------------------|-------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr  | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 31:24                                      | RO    | 00h     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 23                                         | RO    | Oh      | Bus Power/Clock Control Enable<br>This field is hardwired to 0h as it does not apply to PCI Express.                                                                                                                                                                                                                                                                                                                           |
| 22                                         | RO    | 0h      | B2/B3 Support<br>This field is hardwired to 0h as it does not apply to PCI Express.                                                                                                                                                                                                                                                                                                                                            |
| 21:16                                      | RV    | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 15                                         | RO    | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 14:13                                      | RO    | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 12:9                                       | RO    | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 8                                          | RO    | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 7:4                                        | RV    | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3                                          | RV    | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2                                          | RV    | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1:0                                        | RO    | Oh      | Power StateThis 2-bit field is used to determine the current power state of the function<br>and to set a new power state.00 = D0 (default)01 = D1 (not supported by Integrated I/O)10 = D2 (not supported by Integrated I/O)11 = D3hotIf Software tries to write 01 or 10 to this field, the power state does not<br>change from the existing power state (which is either D0 or D3hot) and nor<br>do these bits change value. |



# 3.3.4.34 PMCSR—Power Management Control and Status Register

This register provides status and control information for PM events in the PCI Express ports of the Integrated I/O.

| Register<br>Device:<br>Function<br>Offset: | 3, 5 (PC | le)     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------------------------------------|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr     | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 31:24                                      | RO       | 00h     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 23                                         | RO       | 0h      | Bus Power/Clock Control Enable<br>This field is hardwired to 0h as it does not apply to PCI Express.                                                                                                                                                                                                                                                                                                                                                                        |
| 22                                         | RO       | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 21:16                                      | RV       | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 15                                         | RV       | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 14:13                                      | RO       | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 12:9                                       | RO       | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 8                                          | RWS      | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 7:4                                        | RV       | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3                                          | RWO      | 1       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 2                                          | RV       | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1:0                                        | RW       | Oh      | Power State         This 2-bit field is used to determine the current power state of the function and to set a new power state.         00 = D0 (default)         01 = D1 (not supported by Integrated I/O)         10 = D2 (not supported by Integrated I/O)         11 = D3hot         If Software tries to write 01 or 10 to this field, the power state does not change from the existing power state (which is either D0 or D3hot) and nor do these bits change value. |



# 3.3.5 PCIe/DMI Extended Configuration Space

This section describes the extended configuration space (100h to 1FCh) for PCI Express and DMI ports.

### 3.3.5.1 APICBASE—APIC Base Register

| Device: | Function: 0 |         |                                                                                                                                                                                                                |  |  |
|---------|-------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit     | Attr        | Default | Description                                                                                                                                                                                                    |  |  |
| 15:12   | RO          | 0h      | Reserved                                                                                                                                                                                                       |  |  |
| 11:1    | RW          | 0h      | Bits 19:9 of the APIC Base<br>Bits 31:20 are assumed to be FECh. Bits 8:0 are don't care for address<br>decode. Address decoding to the APIC range is done as APIC_BASE[31:8] ≤<br>A[31:8] ≤ APIC_LIMIT[31:8]. |  |  |
| 0       | RW          | 0h      | APIC Range Enable<br>Enables the decode of the APIC window.                                                                                                                                                    |  |  |

# 3.3.5.2 APICLIMIT—APIC Limit Register

| Register:APICLIMITDevice:0 (DMI), 3, 5 (PCIe)Function:0Offset:142h |      |                     |                                                                                                                                                                                                                             |  |  |  |
|--------------------------------------------------------------------|------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                                                                | Attr | Default Description |                                                                                                                                                                                                                             |  |  |  |
| 15:12                                                              | RO   | 0h                  | Reserved                                                                                                                                                                                                                    |  |  |  |
| 11:1                                                               | RW   | 0h                  | Bits 19:9 of the APIC Limit<br>Bits 31:20 are assumed to be FECh. Bits 8:0 are a don't care for address<br>decode. Address decoding to the APIC range is done as APIC_BASE[31:8] $\leq$<br>A[31:8] $\leq$ APIC_LIMIT[31:8]. |  |  |  |
| 0                                                                  | RO   | 0h                  | Reserved                                                                                                                                                                                                                    |  |  |  |

### 3.3.5.3 **PERFCTRLSTS**—Performance Control and Status Register

|                                                                      |      |         | (Sheet 1 of 2) |  |  |
|----------------------------------------------------------------------|------|---------|----------------|--|--|
| Register:PERFCTRLSTSDevice:0 (DMI), 3, 5 (PCIe)Function:0Offset:180h |      |         |                |  |  |
| Bit                                                                  | Attr | Default | Description    |  |  |
| 63:42                                                                | RO   | 0       | Reserved       |  |  |
| 41                                                                   | RO   | 0       | Reserved       |  |  |
| 40                                                                   | RV   | 0       | Reserved       |  |  |
| 39:36                                                                | RO   | 0       | Reserved       |  |  |
| 35                                                                   | RV   | 0       | Reserved       |  |  |
| 34:21                                                                | RV   | 0       | Reserved       |  |  |



### (Sheet 2 of 2)

| Register:PERFCTRLSTSDevice:0 (DMI), 3, 5 (PCIe)Function:0Offset:180h |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|----------------------------------------------------------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                                  | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 20:16                                                                | RW   | 18h     | Number of Outstanding RFOs/Pre-Allocated Non-Posted Requests for PCI<br>Express Gen1<br>This register controls the number of outstanding inbound non-posted<br>requests - I/O, config, memory - that a Gen1 PCI Express downstream port<br>can have, for all non-posted requests (peer-to-peer or to main-memory) it<br>pre-allocates buffer space for. The value of this parameter for the port when<br>operating in Gen1 x8 width is obtained by multiplying this register by 2 and<br>4, respectively. Software programs this register based on the read/RFO<br>latency to main memory.<br>A value of 1 indicates one outstanding pre-allocated request, 2 indicates 2<br>outstanding pre-allocated requests and so on. If software programs a value<br>greater than the buffer size the DMA engine supports, then the maximum<br>hardware supported value is used.                                    |  |
| 15:14                                                                | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 13:8                                                                 | RW   | 30h     | Number of Outstanding Pre-Allocated Non-Posted Requests for PCI Express<br>Gen2<br>This register controls the number of outstanding inbound non-posted<br>requests - I/O, config, memory - (maximum length of these requests is a<br>CL) that a Gen1 PCI Express downstream port can have, for all non-posted<br>requests (peer-to-peer or to main-memory) it pre-allocates buffer space for.<br>The value of this parameter for the port when operating in Gen2 width is<br>obtained by multiplying this register by 2 and 4, respectively. Software<br>programs this register based on the read/RFO latency to main memory.<br>A value of 1 indicates one outstanding pre-allocated request, 2 indicates 2<br>outstanding pre-allocated requests and so on. If software programs a value<br>greater than the buffer size the DMA engine supports, then the maximum<br>hardware supported value is used. |  |
| 7                                                                    | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 6                                                                    | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 5                                                                    | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 4                                                                    | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 3                                                                    | RW   | 0       | <ul> <li>Enable No-Snoop Write Optimization on Writes</li> <li>When set, inbound writes to memory with NS=1 will be treated as non-coherent (no snoops) writes on Intel QuickPath Interconnect and pipelined to the processor node.</li> <li>Notes:</li> <li>1. This bit should be set to the same value as Bit 2 (Enable No-Snoop Optimization on reads) of this register.</li> <li>2. This must be set for DMI port to support Isoch traffic. For PCI Express ports the NS optimization must not be used and this bit should be zero.</li> </ul>                                                                                                                                                                                                                                                                                                                                                        |  |
| 2                                                                    | RW   | 0       | <ul> <li>Enable No-Snoop Optimization on Reads</li> <li>When set, memory reads with NS=1 will not be snooped on Intel QuickPath<br/>Interconnect.</li> <li>Notes: <ol> <li>This bit should be set to the same value as Bit 3 (Enable No-Snoop<br/>Optimization on writes) of this register.</li> <li>This must be set for DMI port to support Isoch traffic. For PCI Express<br/>ports the NS optimization must not be used and this bit should be zero.</li> </ol> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 1                                                                    | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| 0                                                                    | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |



#### MISCCTRLSTS—Miscellaneous Control and Status Register 3.3.5.4

|                                             |        |                          | (Sheet 1 of 3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|---------------------------------------------|--------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register:<br>Device:<br>Function<br>Offset: | 0 (DMI | TRLSTS<br>), 3, 5 (PCIe) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Bit                                         | Attr   | Default                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 63:50                                       | RO     | 0                        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 49                                          | RW1CS  | 0                        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 48                                          | RW1C   | 0                        | <b>Received PME_TO_ACK</b><br>Indicates that Integrated I/O received a PME turn off ACK packet or it<br>timed out waiting for the packet.                                                                                                                                                                                                                                                                                                                                                                          |
| 47:38                                       | RO     | 0                        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 37                                          | RV     | 0                        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 36                                          | RWS    | 0                        | Form-Factor<br>Indicates what form-factor a particular root port controls<br>0 = CEM/Cable<br>1 = SIOM<br>This bit is used to interpret bit 6 in the VPP serial stream for the port as<br>either MRL# (CEM/Cable) input or EMLSTS# (SIOM) input.                                                                                                                                                                                                                                                                   |
| 35                                          | RW     | 0                        | Override System Error on PCI Express Fatal Error Enable<br>When set, fatal errors on PCI Express (that have been successfully<br>propagated to the primary interface of the port) are sent to the Integrated<br>I/O core error logic (for further escalation) regardless of the setting of the<br>equivalent bit in the ROOTCON register. When clear, the fatal errors are<br>only propagated to the Integrated I/O core error logic if the equivalent bit<br>in ROOTCTRL register is set.                         |
| 34                                          | RW     | 0                        | <b>Override System Error on PCI Express Non-Fatal Error Enable</b><br>When set, non-fatal errors on PCI Express (that have been successfully<br>propagated to the primary interface of the port) are sent to the Integrated<br>I/O core error logic (for further escalation) regardless of the setting of the<br>equivalent bit in the ROOTCON register. When clear, the non-fatal errors<br>are only propagated to the Integrated I/O core error logic if the equivalent<br>bit in ROOTCON register is set.       |
| 33                                          | RW     | 0                        | <b>Override System Error on PCI Express Correctable Error Enable</b><br>When set, correctable errors on PCI Express (that have been successfully<br>propagated to the primary interface of the port) are sent to the Integrated<br>I/O core error logic (for further escalation) regardless of the setting of the<br>equivalent bit in the ROOTCON register. When clear, the correctable errors<br>are only propagated to the Integrated I/O core error logic if the equivalent<br>bit in ROOTCON register is set. |
| 32                                          | RW     | 0                        | ACPI PME Interrupt Enable<br>When set, Assert/Deassert_PMEGPE messages are enabled to be<br>generated when ACPI mode is enabled for handling PME messages from<br>PCI Express. When this bit is cleared (from a 1), a Deassert_PMEGPE<br>message is scheduled on behalf of the root port if an Assert_PMEGPE<br>message was sent earlier from the root port.                                                                                                                                                       |
| 31                                          | RW     | 0                        | <b>Disable LOs on Transmitter</b><br>When set, Integrated I/O never puts its tx in LOs state, even if OS enables<br>it using the Link Control register.                                                                                                                                                                                                                                                                                                                                                            |
| 30                                          | RV     | 0                        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 29                                          | RW     | 1                        | cfg_to_en<br>Disables/enables configuration timeouts, independently of other timeouts.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 28                                          | RO     | 0                        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



### (Sheet 2 of 3)

| Register:<br>Device:<br>Function:<br>Offset: |      | IRLSTS<br>), 3, 5 (PCIe) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------------------------------------------|------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr | Default                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 27                                           | RWS  | 0                        | System Interrupt Only on Link BW/Management Status<br>This bit, when set, will disable generating MSI interrupt on link bandwidth<br>(speed and/or width) and management changes, even if MSI is enabled<br>that is, will disable generating MSI when LNKSTS Bits 15 and 14 are set.                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 26                                           | RW   | 0                        | Disable EOI Broadcast to this PCI Express link<br>When set, EOI message will not be broadcast down this PCI Express link.<br>When clear, the port is a valid target for EOI broadcast.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 25                                           | RW   | 0                        | Peer-to-Peer Memory Write Disable<br>When set, peer-to-peer memory writes are master aborted otherwise they<br>are allowed to progress per the peer-to-peer decoding rules.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 24                                           | RV   | 1                        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 23                                           | RW   | 0                        | Phold Disable<br>When set, the IIO responds with unsupported request on receiving<br>assert_phold message from PCH and results in generating a fatal error.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 22:10                                        | RV   |                          | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 9                                            | RV   | 0                        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 8:7                                          | RW   | 0                        | PME_TO_ACK Time-out ControlThis field sets the time-out value for receiving a PME_TO_ACK message<br>after a PME_TURN_OFF message has been transmitted. This field has<br>meaning only if bit 6 is set to a 0b.00 = 1 ms01 = 10 ms10 = 50 ms11 = test mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 6                                            | RW   | 0                        | Disable Time-out for Receiving PME_TO_ACK<br>When set, IIO disables the time-out to receiving the PME_TO_ACK.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 5                                            | RW   | 0                        | Send PME_TURN_OFF Message<br>When this bit is written with a 1, IIO sends a PME_TURN_OFF message to<br>the PCI Express link. Hardware clears this bit when the message has been<br>sent on the link.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4                                            | RW   | 0                        | When set, the PCI Express errors do not trigger an MSI interrupt, regardless of the whether MSI is enabled or not.<br>When this bit is cleared, PCI Express errors are reported using MSI and/or NMI/SMI/MCA. When this bit is clear and if MSI enable bit in the MSICTRL register is set, then an MSI interrupt is generated for PCI Express errors.<br>When this bit is clear, and 'System Error on Fatal Error Enable' bit in Section 3.3.4.25, "ROOTCON—PCI Express* Root Control Register" is set, then NMI/SMI/MCA is (also) generated for a PCI Express fatal error.<br>Similar behavior for non-fatal and corrected errors.                                                                                                   |
| 3                                            | RW   | 0                        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2                                            | RW   | 0                        | Enable ACPI Mode for PM<br>When set, all PM events at the PCI Express port are handled using<br>_PMEGPE messages to the PCH, and no MSI interrupts are ever generated<br>for PM events at the root port (regardless of whether MSI is enabled at the<br>root port or not). When clear, _PMEGPE message generation for PM events<br>is disabled and OS can choose to generate MSI interrupts for delivering PM<br>events by setting the MSI enable bit in root ports. This bit does not apply<br>to the DMI ports.<br>Clearing this bit (from being 1) schedules a Deassert_PMEGPE event on<br>behalf of the root port, provided there was any previous Assert_PMEGPE<br>message that was sent without an associated Deassert message. |



### (Sheet 3 of 3)

| Register<br>Device:<br>Function<br>Offset: | O (DMI)                        | TRLSTS<br>), 3, 5 (PCIe)  |                                                                                                                                                                                                                                      |
|--------------------------------------------|--------------------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr                           | Default                   | Description                                                                                                                                                                                                                          |
| 1                                          | RWO                            | Oh                        | Inbound Configuration Enable<br>When clear, all inbound configuration transactions are sent a UR response<br>by the receiving PCI Express port. When set, inbound configs are allowed.<br>Note: Enabling is only for debug purposes. |
| 0                                          | Dev: attr<br>0: RO<br>else: RW | Dev:val<br>0:1<br>else: 0 | Set Host Bridge Class Code<br>When this bit is set, the class code register indicates "Host Bridge".                                                                                                                                 |

# 3.3.5.5 CTOCTRL—Completion Time-out Control Register

| Register:       CTOCTRL         Device:       0 (DMI), 3, 5 (PCIe)         Function:       0         Offset:       1E0h |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|-------------------------------------------------------------------------------------------------------------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                                                                                                     | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 31:10                                                                                                                   | RV   | 00      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 9:8                                                                                                                     | RW   | 00      | <ul> <li>XP-to-PCIe Time-out Select within 17 s to 64 s Range</li> <li>When OS selects a time-out range of 17 s to 64 s for Windows* XP (that affect NP tx issued to the PCI Express/DMI) using the root port's DEVCTRL2 register, this field selects the sub-range within that larger range, for additional controllability.</li> <li>00 = 17 s-30 s</li> <li>01 = 31 s-45 s</li> <li>10 = 46 s-64 s</li> <li>11 = Reserved</li> <li>Note: This field is subject to redefinition based on design feedback.</li> </ul> |  |  |
| 7:0                                                                                                                     | RV   | 00      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |



# 3.3.6 DMI Root Complex Register Block

This block is mapped into memory space, using register DMIRCBAR [Dev0:F0, offset 50h].

| Table 3-6. | DMI | RCRB | Registers |
|------------|-----|------|-----------|
|------------|-----|------|-----------|

| DMI        | DMIVCH    |     |         |          | 80h |
|------------|-----------|-----|---------|----------|-----|
| DMIV       | DMIVCCAP1 |     |         | LCAP     | 84h |
| DMIVCCAP2  |           |     | DMILSTS | DMILCTRL | 88h |
| DMIV       | DMIVCCTL  |     |         |          | 8Ch |
| DMIVC      | CORCAP    | 10h |         |          | 90h |
| DMIVC      | CORCTL    | 14h |         |          | 94h |
| DMIVCORSTS |           | 18h |         |          | 98h |
| DMIVC      | C1RCAP    | 1Ch |         |          | 9Ch |
| DMIVC      | CIRCTL    | 20h |         |          | A0h |
| DMIVC1RSTS |           | 24h |         |          | A4h |
|            |           | 28h |         |          | A8h |
|            |           | 2Ch |         |          | ACh |
|            |           | 30h |         |          | B0h |
|            |           | 34h |         |          | B4h |
|            |           | 38h |         |          | B8h |
|            |           | 3Ch |         |          | BCh |
|            |           | 40h |         |          | COh |
|            |           | 44h |         |          | C4h |
|            |           | 48h |         |          | C8h |
|            |           | 4Ch |         |          | CCh |
|            |           | 50h |         |          | D0h |
|            |           | 54h |         |          | D4h |
|            |           | 58h |         |          | D8h |
|            |           | 5Ch |         |          | DCh |
|            |           | 60h |         |          | E0h |
|            |           | 64h |         |          | E4h |
|            |           | 68h |         |          | E8h |
|            |           | 6Ch |         |          | ECh |
|            |           | 70h |         |          | F0h |
|            |           | 74h |         |          | F4h |
|            |           | 78h |         |          | F8h |
|            |           | 7Ch |         |          | FCh |



### 3.3.6.1 DMIVCH—DMI Virtual Channel Capability Header

This register Indicates DMI Virtual Channel capabilities.

| BAR: DMIRCBAR<br>Register: DMIVCH<br>Offset: 0000h |      |         |                                                                                                                                                                                      |  |  |
|----------------------------------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                                | Attr | Default | Description                                                                                                                                                                          |  |  |
| 31:20                                              | RO   | 040h    | Pointer to Next Capability (PNC)<br>This field contains the offset to the next PCI Express capability structure in the<br>linked list of capabilities (Link Declaration Capability). |  |  |
| 19:16                                              | RO   | 1h      | PCI Express Virtual Channel Capability Version (PCIEVCCV)<br>Hardwired to 1 to indicate compliances with the 1.1 version of the PCI Express<br>specification.                        |  |  |
| 15:0                                               | RO   | 0002h   | Extended Capability ID (ECID)<br>Value of 0002 h identifies this linked list item (capability structure) as being<br>for PCI Express Virtual Channel registers.                      |  |  |

### 3.3.6.2 DMIVCCAP1—DMI Port VC Capability Register 1

This register describes the configuration of PCI Express Virtual Channels associated with the DMI port.

| BAR:<br>Register<br>Offset: | Register: DMIVCCAP1 |         |                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
|-----------------------------|---------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit                         | Attr                | Default | Description                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| 31:7                        | RV                  | 0       | Reserved                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 6:4                         | RO                  | 0       | Low Priority Extended VC Count (LPEVCC)<br>Indicates the number of (extended) Virtual Channels in addition to the<br>default VC belonging to the low-priority VC (LPVC) group that has the lowest<br>priority with respect to other VC resources in a strict-priority VC Arbitration.<br>The value of 0 in this field implies strict VC arbitration. |  |  |  |  |
| 3                           | RO                  | 0       | Reserved                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
| 2:0                         | RWO                 | 001b    | <b>Extended VC Count (EVCC)</b><br>Indicates the number of (extended) Virtual Channels in addition to the default VC supported by the device.<br>The Private Virtual Channel is not included in this count.                                                                                                                                          |  |  |  |  |



## 3.3.6.3 DMIVCCAP2—DMI Port VC Capability Register 2

This register Describes the configuration of PCI Express Virtual Channels associated with this port.

| BAR:<br>Register<br>Offset: |      | RCBAR<br>VCCAP2<br>8h |                                               |
|-----------------------------|------|-----------------------|-----------------------------------------------|
| Bit                         | Attr | Default               | Description                                   |
| 31:24                       | RO   | 0h                    | Reserved for VC Arbitration Table Offset      |
| 23:8                        | RO   | 0h                    | Reserved                                      |
| 7:0                         | RO   | 0h                    | Reserved for VC Arbitration Capability (VCAC) |

### 3.3.6.4 DMIVCCTL—DMI Port VC Control

| Register | BAR: DMIRCBAR<br>Register: DMIVCCTL<br>Offset: 000Ch |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|----------|------------------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit      | Attr                                                 | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| 15:4     | RO                                                   | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 3:1      | RW                                                   | Oh      | <ul> <li>VC Arbitration Select (VCAS)</li> <li>This field will be programmed by software to the only possible value as indicated in the VC Arbitration Capability field.</li> <li>The value 000b when written to this field will indicate the VC arbitration scheme is hardware fixed (in the root complex). This field cannot be modified when more than one VC in the LPVC group is enabled.</li> <li>000 = Hardware fixed arbitration scheme, for example, Round Robin Others = Reserved</li> <li>Refer to the latest <i>PCI Express Base Specification</i> for more details.</li> </ul> |  |  |  |  |
| 0        | RO                                                   | Oh      | Reserved for Load VC Arbitration Table                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |



### 3.3.6.5 DMIVCORCAP—DMI VCO Resource Capability

| BAR:<br>Register<br>Offset: |      | RCBAR<br>/CORCAP<br>)h |                                                                                                                                                                                                                                                                                                  |
|-----------------------------|------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                         | Attr | Default                | Description                                                                                                                                                                                                                                                                                      |
| 31:24                       | RO   | 0h                     | Reserved for Port Arbitration Table Offset                                                                                                                                                                                                                                                       |
| 23                          | RO   | 0                      | Reserved                                                                                                                                                                                                                                                                                         |
| 22:16                       | RO   | 0h                     | Reserved for Maximum Time Slots                                                                                                                                                                                                                                                                  |
| 15                          | RO   | Oh                     | <ul> <li>Reject Snoop Transactions (REJSNPT)</li> <li>0 = Transactions with or without the No Snoop bit set within the TLP header are allowed on this VC.</li> <li>1 = Any transaction without the No Snoop bit set within the TLP header will be rejected as an Unsupported Request.</li> </ul> |
| 14:8                        | RO   | 0h                     | Reserved                                                                                                                                                                                                                                                                                         |
| 7:0                         | RO   | 01h                    | <b>Port Arbitration Capability (PAC)</b><br>Having only Bit 0 set indicates that the only supported arbitration scheme<br>for this VC is non-configurable hardware-fixed.                                                                                                                        |

### 3.3.6.6 DMIVCORCTL—DMI VCO Resource Control

Controls the resources associated with PCI Express Virtual Channel 0.

| BAR:<br>Register<br>Offset: |      | IRCBAR<br>IVCORCTL<br>4h |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------------------|------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                         | Attr | Default                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 31                          | RO   | 1                        | Virtual Channel O Enable (VCOE)<br>For VC0, this is hardwired to 1 and read only as VC0 can never be disabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 30:27                       | RO   | 0h                       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 26:24                       | RO   | 0h                       | Virtual Channel O ID (VCOID)<br>Assigns a VC ID to the VC resource. For VCO this is hardwired to 0 and read<br>only.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 23:20                       | RO   | 0h                       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 19:17                       | RW   | Oh                       | Port Arbitration Select (PAS)<br>Configures the VC resource to provide a particular Port Arbitration service.<br>Valid value for this field is a number corresponding to one of the asserted bits<br>in the Port Arbitration Capability field of the VC resource. Because only bit 0 of<br>that field is asserted.<br>This field will always be programmed to 1.                                                                                                                                                                                                                       |
| 16:8                        | RO   | 0h                       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 7:1                         | RW   | 7Fh                      | Traffic Class/Virtual Channel O Map (TCVCOM)<br>Indicates the TCs (Traffic Classes) that are mapped to the VC resource. Bit<br>locations within this field correspond to TC values.<br>For example, when Bit 7 is set in this field, TC7 is mapped to this VC resource.<br>When more than one bit in this field is set, it indicates that multiple TCs are<br>mapped to the VC resource. In order to remove one or more TCs from the<br>TC/VC Map of an enabled VC, software must ensure that no new or<br>outstanding transactions with the TC labels are targeted at the given Link. |
| 0                           | RO   | 1                        | Traffic Class O/Virtual Channel O Map (TCOVCOM)<br>Traffic Class 0 is always routed to VCO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



### 3.3.6.7 DMIVCORSTS—DMI VCO Resource Status

Reports the Virtual Channel specific status.

| BAR:<br>Register<br>Offset: | Register: DMIVCORSTS |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |  |
|-----------------------------|----------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit                         | Attr                 | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| 15:2                        | RO                   | 0h      | <i>Reserved.</i> Reserved and Zero for future R/WC/S implementations. Software must use 0 for writes to these bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
| 1                           | RO                   | 1b      | <ul> <li>Virtual Channel O Negotiation Pending (VCONP)</li> <li>0 = The VC negotiation is complete.</li> <li>1 = The VC resource is still in the process of negotiation (initialization or disabling).</li> <li>This bit indicates the status of the process of Flow Control initialization. It is set by default on Reset, as well as whenever the corresponding Virtual Channel is Disabled or the Link is in the DL_Down state.</li> <li>It is cleared when the link successfully exits the FC_INIT2 state.</li> <li>BIOS Requirement: Before using a Virtual Channel, software must check whether the VC Negotiation Pending fields for that Virtual Channel are cleared in both Components on a Link.</li> </ul> |  |  |  |  |
| 0                           | RO                   | 0b      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |  |

### 3.3.6.8 DMIVC1RCAP—DMI VC1 Resource Capability

| BAR:<br>Register<br>Offset: |      | RCBAR<br>VC1RCAP<br>Ch |                                                                                                                                                                                                                                                                                                  |
|-----------------------------|------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                         | Attr | Default                | Description                                                                                                                                                                                                                                                                                      |
| 31:24                       | RO   | 0h                     | Reserved for Port Arbitration Table Offset                                                                                                                                                                                                                                                       |
| 23                          | RO   | 0                      | Reserved                                                                                                                                                                                                                                                                                         |
| 22:16                       | RO   | 0h                     | Reserved for Maximum Time Slots                                                                                                                                                                                                                                                                  |
| 15                          | RO   | Oh                     | <ul> <li>Reject Snoop Transactions (REJSNPT)</li> <li>0 = Transactions with or without the No Snoop bit set within the TLP header are allowed on this VC.</li> <li>1 = Any transaction without the No Snoop bit set within the TLP header will be rejected as an Unsupported Request.</li> </ul> |
| 14:8                        | RO   | 0h                     | Reserved                                                                                                                                                                                                                                                                                         |
| 7:0                         | RO   | 01h                    | <b>Port Arbitration Capability (PAC)</b><br>Having only Bit 0 set indicates that the only supported arbitration scheme for<br>this VC is non-configurable hardware-fixed.                                                                                                                        |



### 3.3.6.9 DMIVC1RCTL—DMI VC1 Resource Control

Controls the resources associated with PCI Express Virtual Channel 1.

| BAR:<br>Register<br>Offset: |      | IRCBAR<br>IVC1RCTL<br>20h |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------------------|------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                         | Attr | Default                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 31                          | RW   | 0                         | <ul> <li>Virtual Channel 1 Enable (VC1E)</li> <li>0 = Virtual Channel is disabled.</li> <li>1 = Virtual Channel is enabled. See exceptions below.</li> <li>Software must use the VC Negotiation Pending bit to check whether the VC negotiation is complete. When VC Negotiation Pending bit is cleared, a 1 read from this VC Enable bit indicates that the VC is enabled (Flow Control Initialization is completed for the PCI Express port). A 0 read from this bit indicates that the VC Enable bits for that Virtual Channel is currently disabled.</li> <li>BIOS Requirement:</li> <li>1. To enable a Virtual Channel, the VC Enable bits for that Virtual Channel must be set in both Components on a Link.</li> <li>2. To disable a Virtual Channel, the VC Enable bits for that Virtual Channel must be cleared in both Components on a Link.</li> <li>3. Software must ensure that no traffic is using a Virtual Channel at the time it is disabled.</li> <li>4. Software must fully disable a Virtual Channel in both Components on a Link before re-enabling the Virtual Channel.</li> </ul> |
| 30:27                       | RO   | Oh                        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 26:24                       | RW   | 001b                      | Virtual Channel 1 ID (VC1ID)<br>Assigns a VC ID to the VC resource. Assigned value must be non-zero. This<br>field can not be modified when the VC is already enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 23:20                       | RO   | Oh                        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 19:17                       | RW   | Oh                        | <b>Port Arbitration Select (PAS)</b><br>Configures the VC resource to provide a particular Port Arbitration service.<br>Valid value for this field is a number corresponding to one of the asserted bits<br>in the Port Arbitration Capability field of the VC resource.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 16:8                        | RO   | 0h                        | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 7:1                         | RW   | 00h                       | Traffic Class / Virtual Channel 1 Map (TCVC1M)<br>Indicates the TCs (Traffic Classes) that are mapped to the VC resource. Bit<br>locations within this field correspond to TC values.<br>For example, when Bit 7 is set in this field, TC7 is mapped to this VC resource.<br>When more than one bit in this field is set, it indicates that multiple TCs are<br>mapped to the VC resource. In order to remove one or more TCs from the<br>TC/VC Map of an enabled VC, software must ensure that no new or<br>outstanding transactions with the TC labels are targeted at the given Link.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0                           | RO   | 0                         | Traffic Class 0/Virtual Channel 0 Map (TCOVC1M)<br>Traffic Class 0 is always routed to VC0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |



### 3.3.6.10 DMIVC1RSTS—DMI VC1 Resource Status

Reports the Virtual Channel specific status.

| BAR:<br>Register<br>Offset: |      | IRCBAR<br>IVC1RSTS<br>86h |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----------------------------|------|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                         | Attr | Default                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 15:2                        | RO   | 0h                        | <i>Reserved.</i> Reserved and Zero for future R/WC/S implementations. Software must use 0 for writes to these bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1                           | RO   | 1                         | <ul> <li>Virtual Channel 1 Negotiation Pending (VC1NP):</li> <li>0 = The VC negotiation is complete.</li> <li>1 = The VC resource is still in the process of negotiation (initialization or disabling).</li> <li>This bit indicates the status of the process of Flow Control initialization. It is set by default on Reset, as well as whenever the corresponding Virtual Channel is Disabled or the Link is in the DL_Down state.</li> <li>It is cleared when the link successfully exits the FC_INIT2 state.</li> <li>BIOS Requirement: Before using a Virtual Channel, software must check whether the VC Negotiation Pending fields for that Virtual Channel are cleared in both Components on a Link.</li> </ul> |
| 0                           | RO   | 0                         | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

### 3.3.6.11 DMILCAP—DMI Link Capabilities

Indicates DMI specific capabilities.

| BAR:DMIRCBARRegister:DMILCAPOffset:0084h |      |         |                                                                                                 |  |  |  |
|------------------------------------------|------|---------|-------------------------------------------------------------------------------------------------|--|--|--|
| Bit                                      | Attr | Default | Description                                                                                     |  |  |  |
| 31:18                                    | RO   | 0h      | Reserved                                                                                        |  |  |  |
| 17:15                                    | RWO  | 010     | L1 Exit Latency (EL1)<br>Default value of 010b indicates that the exit latency is 2 μs to 4 μs. |  |  |  |
| 14:12                                    | RWO  | 7h      | LOs Exit Latency                                                                                |  |  |  |
| 11:10                                    | RO   | 11b     | Active State Link PM Support (ASLPMS)<br>LOs and L1 entry supported.                            |  |  |  |
| 9:4                                      | RO   | 04h     | Max Link Width (MLW)<br>Indicates the maximum number of lanes supported for this link.          |  |  |  |
| 3:0                                      | RO   | 1h      | Max Link Speed (MLS)<br>Hardwired to indicate 2.5 Gb/s.                                         |  |  |  |



### 3.3.6.12 DMILCTRL—DMI Link Control

This register allows control of DMI.

| BAR:<br>Register<br>Offset: |      | IRCBAR<br>ILCTRL<br>8h |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------------------|------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                         | Attr | Default                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 15:8                        | RO   | 0h                     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 7                           | RW   | 0                      | <ul> <li>Extended Synch (EXTSYNC)</li> <li>0 = Standard Fast Training Sequence (FTS).</li> <li>1 = Forces the transmission of additional ordered sets when exiting the L0s state and when in the Recovery state.</li> <li>This mode provides external devices (for example, logic analyzers) monitoring the Link time to achieve bit and symbol lock before the link enters L0 and resumes communication.</li> <li>This is a test mode only and may cause other undesired side effects such as buffer overflows or underruns.</li> </ul> |
| 6:2                         | RO   | 0h                     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1:0                         | RW   | 00b                    | Active State Power Management Support (ASPMS)<br>This field controls the level of active state power management supported on<br>the given link.<br>00 = Disabled<br>01 = LOs Entry Supported<br>10 = Reserved<br>11 = LOs and L1 Entry Supported                                                                                                                                                                                                                                                                                         |

### 3.3.6.13 DMILSTS—DMI Link Status

This register indicates DMI status.

| BAR:<br>Register<br>Offset: |      | IRCBAR<br>ILSTS<br>Ah |                                                                                                                                                                                                                                                                                            |
|-----------------------------|------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                         | Attr | Default               | Description                                                                                                                                                                                                                                                                                |
| 15:10                       | RO   | 0h                    | Reserved                                                                                                                                                                                                                                                                                   |
| 9:4                         | RO   | 00h                   | Negotiated Width (NWID)<br>Indicates negotiated link width. This field is valid only when the link is in the<br>L0, L0s, or L1 states (after link width negotiation is successfully completed).<br>00h = Reserved<br>01h = X1<br>02h = X2<br>04h = X4<br>All other encodings are reserved. |
| 3:0                         | RO   | 1h                    | Negotiated Speed (NSPD)<br>Indicates negotiated link speed.<br>1h = 2.5 Gb/s<br>All other encodings are reserved.                                                                                                                                                                          |



# 3.4 Integrated I/O Core Registers (Device 8, Function 0-3)

This section describes the standard PCI configuration registers and device specific Configuration Registers related to below:

- Intel VT-d, address mapping, system management Device 8, Function 0
- Semaphore and Scratchpad Device 8, Function 1
- System control/status Device 8, Function 2
- Miscellaneous Registers Device 8, Function 3

# 3.4.1 Configuration Register Map (Device 8, Function 0-3)

### Table 3-7. Core Registers (Device 8, Function 0) — Offset 000h–0FFh

| DID         VID         O0h         80h           PCISTS         PCICMD         04h         84h           CCR         RID         08h         82h           HDR         CLSR         0Ch         90h           HDR         CLSR         0Ch         90h           10h         10h         90h         90h           10h         10h         90h         90h           10h         10h         90h         90h           10h         10h         90h         90h           20h         20h         40h         40h           20h         20h         40h         40h           20h         20h         40h         80h           CAPPTR <sup>1</sup> 34h         TSEGCTRL         48h           00h         CAPPTR <sup>1</sup> 34h         80h           EXPCAP         NXTPTR         CAPID         40h         C4h           DEVSTS         DEVCTRL         44h         C4h         C4h           CCh         S0h         TOLM         D0h         C4h           S0h         S0h         C0LM         C4h         C4h           CCh         S0h         C                                                                                                                                | T              | •             |                     | r   |                 |     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------|---------------------|-----|-----------------|-----|
| CCR         RID         08h         88h           HDR         CLSR         0Ch         86h         8Ch         90h         90h | DID            |               |                     | 00h |                 | 80h |
| HDR         CLSR         OCh         8Ch           10h         14h         90h         90h           14h         14h         94h         94h           18h         110MISCCTRL         98h         96h           10h         110MISCSS         9Ch         40h           24h         24h         44h         44h           28h         TSEGCTRL         48h         86h           CAPPTR <sup>1</sup> 34h         86h         86h           CAPPTR <sup>1</sup> 34h         60h         86h           CAPPTR <sup>1</sup> 34h         86h         86h           EXPCAP         NXTPTR         CAPID         40h         66h           DEVCRP         44h         66h         66h         66h           Sth         56h         NCMEM.BASE         66h           60h         60h         NCMEM.BASE         60h           60h         60h         NCMEM.BASE         60h           60h         NCMEM.BASE         60h         60h           60h         NCMEM.BASE         60h         60h         60h         60h           60h         NCMEM.BASE         60h         60h         60h                                                                                                     |                |               |                     |     |                 | 84h |
| IOh         90h           14h         94h           18h         IIOMISCCTRL         98h           10h         10MISCSS         90h           20h         IIOMISCSS         90h           20h         10MISCSS         90h           20h         20h         A0h           21h         28h         TSEGCTRL         A8h           SID         SVID         20h         B0h         B0h           CAPPTR <sup>1</sup> 34h         B8h         B8h           CAPPTR <sup>1</sup> 34h         COh         COh           DEVCAP         40h         C0h         C0h           DEVCAP         40h         C0h         C0h           CAPPTS         DEVCTRL         48h         C0h           Sth         C0h         C0h         C0h           CCh         Sth         C0h         C0h           Sth         Sth         C0h         C0h                                                                                                                                                 | CCR            |               |                     |     |                 |     |
| 14h14h18hIIOMISCCTRL98h10hIIOMISCSS20h20h28hTSEGCTRL30h20hCAPPTR <sup>1</sup> 34hCAPPTR <sup>1</sup> 34hEXPCAPNXTPTRCAPTR38hEXPCAPNXTPTRCAPTR44hDEVCAP44hDEVCAP44hCAPTR60hCAPTR48hCAPTR60hCAPTR48hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60hCAPTR60h </td <td>HDR</td> <td></td> <td>CLSR</td> <td>0Ch</td> <td></td> <td>8Ch</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | HDR            |               | CLSR                | 0Ch |                 | 8Ch |
| 18h     IIOMISCCTRL     98h       1Ch     IIOMISCSS     9Ch       20h     20h     A0h       21h     30h     B0h       CAPPTR <sup>1</sup> 34h     B0h       CAPPTR <sup>1</sup> 34h     B0h       EXPCAP     NXTPTR     A0h       DEVCAP     40h     C0h       0DEVSTS     DEVCTRL     48h       50h     TOLM     C0h       50h     TOLM     D0h       50h     NCMEM.BASE     E0h       60h     NCMEM.LIMIT     E4h       60h     NCMEM.LIMIT     E4h       60h     NCMEM.LIMIT     E4h       60h     NCMEM.LIMIT     E8h       60h     NCMEM.LIMIT     E8h       60h                                                                                                                                                                                                                                                                                         |                |               |                     | 10h |                 | 90h |
| IchIIChIIOMISCSS9ch20h20h40h44h28hTSEGCTRLA8hSIDSVID2ch80h80hCAPPTR <sup>1</sup> 30h80h80hCAPPTR <sup>1</sup> 34h80h80hEXPCAPNXTPTRCAPID40h60hDEVCAP44h64h64hDEVCAP48h68h60hSohTOLM0h60hSohSoh0h0hSohSoh0h0hBashSoh0h0hDEVCAP48h68h0hSohTOLM0h0hSohSoh0h0hSohSoh0h0hSohSoh0h0hSohTOLM0h0hSohTOHM0h0hSohTOHM0h0hSohTOHM0h0hSohTOHM0h0hSohTOHM0h0hSohTOHM0h0hSohTOHM0h0hSohSohNCMEM.BASE0hSohSoh0h0h0hSohSoh0h0h0hSohSoh0h0h0hSohSoh0h0h0hSohSoh0h0h0hSohSoh0h0h0hSohSoh0h0h0h <td></td> <td></td> <td></td> <td>14h</td> <td></td> <td>94h</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                |               |                     | 14h |                 | 94h |
| 20h<br>20h<br>20h20h<br>20hA0h<br>A4hSIDSVID2ChACh30hCAPTR134hB0hCAPTR134hB4h038hB8hEXPCAPNXTPTRCAPID040hC0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h00C0h000000000000000000000000000000000000000<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                |               |                     | 18h | HOMISCCTRL      | 98h |
| 24h24hA4h28hTSEGCTRLA8hSIDSVID2ChB0hCAPPTR134hB4hCAPPTR134hB4hEXPCAPNXTPTRCAPIDDEVCAP44hC4hDEVSTSDEVCTL48hS6hCOHMChS6hTOLMD0hS6hCCHS6hS6hCCHCCHS6hCCHCCHS6hCCHCCHS6hCCHCCHS6hCCHCCHS6hCCHCCHS6hCCHCCHS6hCCHCCHS6hCCHCCHS6hCCHCCHS6hCCHCCHS6hCCHCCHS6hCCHCCHS6hCCHCCHS6hCCHCCHS6hCCHCCHS7hCCHCCHS7hCCHCCHS7hCCHCCHS7hCCHCCHS7hCCHCCHS7hCCHCCHS7hCCHCCHS7hCCHCCHS7hCCHCCHS7hCCHCCHS7hCCHCCHS7hCCHCCHS7hCCHCCHS7hCCHCCHS7hCCHCCHS7hCCHCCHS7hCCHCCHS7h <td></td> <td></td> <td></td> <td>1Ch</td> <td>HOMISCSS</td> <td>9Ch</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                |               |                     | 1Ch | HOMISCSS        | 9Ch |
| SID         SVID         22h         TSEGCTRL         A8h           SID         SVID         2Ch         B0h         B0h           CAPPTR <sup>1</sup> 34h         B4h         B4h           CAPPTR <sup>1</sup> 34h         B8h         B8h           EXPCAP         NXTPTR         CAPID         40h         C0h         C0h           DEVCAP         44h         C4h         C4h         C4h         C4h         C4h           DEVSTS         DEVCTRL         48h         C4h                       |                |               |                     | 20h |                 | A0h |
| SID         SVID         2Ch         ACh           30h         CAPPTR1         34h         Bdh           INTPIN         INTLIN         3Ch         Bdh           INTPIN         INTLIN         3Ch         BCh           COP         VATPTR         CAPID         40h         C0h           DEVCAP         44h         C4h         C4h           DEVCTS         DEVCTRL         48h         C6h           S6h         TOLM         D4h           S6h         TOLM         D4h           S6h         COH         D4h           S6h         COH         D4h           S6h         COH         D4h           S6h         TOHM         D4h           S6h         OCH         D4h           S6h         CH         D6h           S6h         CH         E6h           S6h         CH         E6h           S6h         CH         E6h           S6h         CH<                                                                                                                                                                             |                |               |                     | 24h |                 | A4h |
| 30h         30h         B0h           CAPPTR <sup>1</sup> 34h         B4h           INTPIN         INTLIN         3Ch           INTPIN         INTLIN         3Ch           EXPCAP         NXTPTR         CAPID           DEVCAP         44h         C4h           DEVCTS         DEVCTRL         48h           4Ch         50h         TOLM           50h         TOLM         D0h           50h         TOLM         D0h           50h         CAPH         D0h           50h         TOLM         D0h           50h         TOLM         D0h           50h         CAPH         D0h           50h         TOLM         D0h           50h         CMM         D0h           50h         NCMEM.BASE         E0h           60h         60h         NCMEM.LIMIT         E4h           68h         60h         E0h         E0h           60h         0EVHIDE 1         F0h         F0h           74h         74h         58h         50h         50h         50h                                                                                                                                                                                                                             |                |               |                     | 28h | TSEGCTRL        | A8h |
| CAPPTR <sup>1</sup> 34h         B4h           INTPIN         INTLIN         3Ch         B8h           EXPCAP         NXTPTR         CAPID         40h         CCh           DEVCAP         44h         C4h         C4h           DEVSTS         DEVCTRL         48h         C6h           S6h         TOLM         D6h           S6h         TOLM         D6h           S6h         TOHM         D6h           S6h         TOHM         D6h           S6h         TOHM         D6h           S6h         CCH         E6h           S6h         TOHM         D6h           S6h         TOHM         D6h           S6h         TOHM         D6h           S6h         OCH         E6h           S6h         NCMEM.BASE         E0h           60h         6Ch         E0h         E6h           6Ch         OD         ECH         E0h           6Ch         70h         DEVHIDE 1         F0h           74h         78h         DEVHIDE 2         F8h                                                                                                                                                                                                                                        | SID            |               | SVID                | 2Ch |                 | ACh |
| INTPIN         INTLIN         38h         B8h           EXPCAP         NXTPTR         CAPID         40h         C0h           DEVCAP         44h         C4h         C4h           DEVSTS         DEVCTR         48h         C6h           S0h         T0LM         D0h         D4h           S6h         T0LM         D0h           S6h         T0HM         D4h           S6h         C0h         D6h           S6h         T0HM         D6h           S6h         C0h         D6h           S6h         NCMEM.BASE         D6h           S6h         NCMEM.LIMIT         E4h           S6h         C0h         E0h                                                                                                                                                                          | ·              |               |                     | 30h |                 | B0h |
| INTPIN         INTLIN         3Ch         BCh           EXPCAP         NXTPTR         CAPID         40h         C0h           DEVCAP         44h         CAPID         60h         C4h           DEVSTS         DEVCTRL         48h         CCh         CCh           Soh         TOLM         00h         ODh         ODh           Soh         Soh         TOLM         00h         ODh           Soh         Soh         TOHM         ODh         ODh           Soh         Soh         OHM         ODh                                             |                |               | CAPPTR <sup>1</sup> | 34h |                 | B4h |
| EXPCAP         NXTPTR         CAPID         40h         C0h           DEVCAP         44h         C4h         C4h           DEVSTS         DEVCTRL         48h         C8h           S0h         T0LM         D0h           S4h         T0HM         D4h           S6h         T0HM         D6h           S6h         T0HM         D6h           S6h         C0H         D6h           S6h         T0HM         D6h           S6h         C0H         D6h           S6h         NCMEM.BASE         D6h           S6h         NCMEM.LIMIT         E4h           S6h         C0H         E6h           S6h         NCMEM.LIMIT         E6h           S6h         DEVHIDE 1         F0h           74h         78h         DEVHIDE 2         F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |               |                     | 38h |                 | B8h |
| DEVCAP         44h         C4h           DEVSTS         DEVCTRL         48h         C8h           4Ch         50h         TOLM         D0h           54h         TOHM         D4h         D8h           58h         TOHM         D6h         D6h           58h         TOHM         D6h         D6h           60h         NCMEM.BASE         D0h         D6h           60h         NCMEM.LIMIT         E4h         E8h           60h         DEVHIDE 1         F0h           74h         78h         DEVHIDE 2         F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                | INTPIN        | INTLIN              | 3Ch |                 | BCh |
| DEVSTSDEVCTRL48hC8h4ChCChCCh50hTOLMD0h54hTOHMD4h58hTOHMD8h5ChNCMEM.BASEDCh60h64hNCMEM.LIMIT68h66hE0h68h6ChE0h60hTOHME4h68h6ChF0h70hDEVHIDE 1F0h74h78hDEVHIDE 2F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | EXPCAP         | NXTPTR        | CAPID               | 40h |                 | C0h |
| ACh       CCh         50h       TOLM       D0h         54h       TOHM       D4h         58h       TOHM       D8h         5Ch       NCMEM.BASE       DCh         60h       NCMEM.IMIT       E4h         68h       CCh       E0h         64h       NCMEM.LIMIT       E4h         68h       F0h       E0h         64h       DEVHIDE 1       F0h         74h       TOH       F0h         74h       DEVHIDE 2       F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | DEV            | CAP           |                     | 44h |                 | C4h |
| 50h         TOLM         D0h           54h         TOHM         D4h           58h         TOHM         D8h           58h         SCH         NCMEM.BASE         DCh           60h         60h         E0h         E0h           64h         NCMEM.LIMIT         E4h         E8h           6Ch         OCH         E0h         E0h           62h         NCMEM.LIMIT         E4h         E8h           62h         DEVHIDE 1         F0h           74h         74h         F4h           78h         DEVHIDE 2         F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | DEVSTS         | DEV           | CTRL                | 48h |                 | C8h |
| 54h         TOHM         D4h           58h         TOHM         D8h           58h         SCh         NCMEM.BASE         DCh           60h         A         RESERVEDPCI Express Header space         64h         E4h           64h         A         A         B         B         B           64h         A         A         A         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B         B <td< td=""><td></td><td></td><td></td><td>4Ch</td><td></td><td>CCh</td></td<>                                            |                |               |                     | 4Ch |                 | CCh |
| 58h         TOHM         D8h           5Ch         NCMEM.BASE         DCh           60h         NCMEM.BASE         E4h           64h         NCMEM.LIMIT         E4h           68h         CCM         E4h           68h         OC         E4h           68h         NCMEM.LIMIT         E4h           68h         OC         E6h           70h         DEVHIDE 1         F0h           74h         74h         F4h           78h         DEVHIDE 2         F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                |               |                     | 50h | TOLM            | D0h |
| 58h         58h         58h           5Ch         NCMEM.BASE         DCh           60h         NCMEM.BASE         E0h           64h         NCMEM.LIMIT         E4h           68h         6Ch         E0h           6Ch         6Ch         E0h           70h         DEVHIDE 1         F0h           74h         74h         F4h           78h         DEVHIDE 2         F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                |               |                     | 54h | тонм            | D4h |
| RESERVEDPCI Express Header space60hNCMEM.BASEE0h64hNCMEM.LIMITE4h68hNCMEM.LIMITE8h6Ch6ChECh70hDEVHIDE 1F0h74h74hF4h78hDEVHIDE 2F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                |               |                     | 58h |                 | D8h |
| Bit         Bit         E0h           RESERVEDPCI Express Header space         64h         NCMEM.LIMIT         E4h           68h         6Ch         E8h           6Ch         70h         DEVHIDE 1         F0h           74h         78h         DEVHIDE 2         F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                |               |                     | 5Ch |                 | DCh |
| 64h         NCMEM.LIMIT         E4h           68h         6Ch         E8h           6Ch         Ch         ECh           70h         DEVHIDE 1         F0h           74h         78h         DEVHIDE 2         F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                | ross Hondor s | 2222                | 60h | NCIVIEIVI. DASE | E0h |
| 68h         E8h           6Ch         ECh           70h         DEVHIDE 1         F0h           74h         F4h         F4h           78h         DEVHIDE 2         F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RESERVEDPCIEXP | iess neader s | pace                | 64h |                 | E4h |
| 70h         DEVHIDE 1         F0h           74h         74h         F4h           78h         DEVHIDE 2         F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                |               |                     |     |                 | E8h |
| 74h         F4h           78h         DEVHIDE 2         F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                |               |                     | 6Ch |                 | ECh |
| 78h         DEVHIDE 2         F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                |               |                     | 70h | DEVHIDE 1       | F0h |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                |               |                     | 74h |                 | F4h |
| 7Ch FCh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                |               |                     | 78h | DEVHIDE 2       | F8h |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                |               |                     | 7Ch |                 | FCh |

Notes:

1. CAPPTR points to the first capability block.



| Reserved for PCI Express header space |                   |                  | 100h | VTB              | AR        | 180h |
|---------------------------------------|-------------------|------------------|------|------------------|-----------|------|
|                                       |                   |                  |      |                  | VTGENCTRL | 184h |
| IIOBUSNO                              |                   |                  | 108h | VTISOCI          | HCTRL     | 188h |
| LMMIOL.LIMIT                          | LMMIO             | L.BASE           | 10Ch | VTGENO           | CTRL2     | 18Ch |
| LMMIOH.LIMIT                          | LMMIO             | H.BASE           | 110h | VTS <sup>-</sup> | TS        | 190h |
| LMMIOH                                | I.BASEU           |                  | 114h |                  |           | 194h |
| LMMIOH                                | I.LIMITU          |                  | 118h |                  |           | 198h |
|                                       | LCFGBUS.L<br>IMIT | LCFGBUS.B<br>ASE | 11Ch |                  |           | 19Ch |
|                                       |                   |                  | 120h |                  |           | 1A0h |
| GMMIOL.LIMIT                          | GMMIO             | L.BASE           | 124h |                  |           | 1A4h |
| GMMIOH.LIMIT                          | GMMIO             | H.BASE           | 128h |                  |           | 1A8h |
| GMMIOF                                | I.BASEU           |                  | 12Ch |                  |           | 1ACh |
| GMMIOF                                | I.LIMITU          |                  | 130h |                  |           | 1B0h |
|                                       | GCFGBUS.L<br>IMIT | GCFGBUS.<br>BASE | 134h |                  |           | 1B4h |
| MESEC                                 |                   |                  | 138h |                  |           | 1B8h |
| WESEC                                 | JDAJE             |                  | 13Ch |                  |           | 1BCh |
| MESEC                                 | GMASK             |                  | 140h |                  |           | 1C0h |
| MESEC                                 | JIMAJK            |                  | 144h |                  |           | 1C4h |
|                                       |                   |                  | 148h |                  |           | 1C8h |
|                                       |                   |                  | 14Ch |                  |           | 1CCh |
|                                       |                   |                  | 150h |                  |           | 1D0h |
|                                       |                   |                  | 154h |                  |           | 1D4h |
|                                       |                   |                  | 158h |                  |           | 1D8h |
|                                       |                   |                  | 15Ch |                  |           | 1DCh |
|                                       |                   |                  | 160h |                  |           | 1E0h |
|                                       |                   |                  | 164h |                  |           | 1E4h |
|                                       |                   |                  | 168h |                  |           | 1E8h |
|                                       |                   |                  | 16Ch |                  |           | 1ECh |
|                                       |                   |                  | 170h |                  |           | 1F0h |
|                                       |                   |                  | 174h |                  |           | 1F4h |
|                                       |                   |                  | 178h |                  |           | 1F8h |
|                                       |                   |                  | 17Ch |                  |           | 1FCh |

### Table 3-8. Core Registers (Device 8, Function 0) — Offset 100h–1FFh



# Table 3-9.Core Registers (Device 8, Function 1) — Semaphore and ScratchPad<br/>Registers (Sheet 1 of 2)

| DID             | VID           |                     | 000h | SR[1]  | 080h |
|-----------------|---------------|---------------------|------|--------|------|
| PCISTS          | PCICMD        |                     | 004h | SR[2]  | 084h |
| CCR             | L             | RID                 | 008h | SR[3]  | 088h |
| HDR             |               | CLSR                | 00Ch | SR[4]  | 08Ch |
|                 | 1             | -                   | 010h | SR[5]  | 090h |
|                 |               |                     | 014h | SR[6]  | 094h |
|                 |               |                     | 018h | SR[7]  | 098h |
|                 |               |                     | 01Ch | SR[8]  | 09Ch |
|                 |               |                     | 020h | SR[9]  | 0A0h |
|                 |               |                     | 024h | SR[10] | 0A4h |
|                 |               |                     | 028h | SR[11] | 0A8h |
| SID             |               | SVID                | 02Ch | SR[12] | 0ACh |
|                 |               |                     | 030h | SR[13] | 0B0h |
|                 |               | CAPPTR <sup>1</sup> | 034h | SR[14] | 0B4h |
|                 |               |                     | 038h | SR[15] | 0B8h |
|                 | INTPIN        | INTLIN              | 03Ch | SR[16] | 0BCh |
| EXPCAP          | NXTPTR        | CAPID               | 040h | SR[17] | 0C0h |
| DEV             | CAP           |                     | 044h | SR[18] | 0C4h |
| DEVSTS          | DEV           | CTRL                | 048h | SR[19] | 0C8h |
|                 |               |                     | 04Ch | SR[20] | 0CCh |
|                 |               |                     | 050h | SR[21] | 0D0h |
|                 |               |                     | 054h | SR[22] | 0D4h |
|                 |               |                     | 058h | SR[23] | 0D8h |
|                 |               |                     | 05Ch | CWR[0] | 0DCh |
| RESERVEDPCI Exp | ress Header « | snace               | 060h | CWR[1] | 0E0h |
|                 |               |                     | 064h | CWR[2] | 0E4h |
|                 |               |                     | 068h | CWR[3] | 0E8h |
|                 |               |                     |      | CWR[4] | 0ECh |
|                 |               |                     |      | CWR[5] | 0F0h |
|                 |               |                     |      | CWR[6] | 0F4h |
|                 |               |                     | 078h | CWR[7] | 0F8h |
| SR              | [0]           |                     | 07Ch | CWR[8] | 0FCh |

Notes:

1. CAPPTR points to the first capability block.



#### **RESERVEDPCI Express Header space** 100h IR[16] 180h CWR[9] 104h IR[17] 184h CWR[10] 108h IR[18] 188h CWR[11] IR[19] 10Ch 18Ch CWR[12] 110h IR[20] 190h CWR[13] 114h IR[21] 194h CWR[14] IR[22] 198h 118h CWR[15] IR[23] 11Ch 19Ch CWR[16] 120h 1A0h CWR[17] 124h 1A4h CWR[18] 128h 1A8h CWR[19] 12Ch 1ACh CWR[20] 130h 1B0h CWR[21] 134h 1B4h CWR[22] 138h 1B8h CWR[23] 13Ch 1BCh IR[0] 140h 1C0h IR[1] 144h 1C4h IR[2] 148h 1C8h IR[3] 14Ch 1CCh IR[4] 150h 1D0h IR[5] 154h 1D4h IR[6] 158h 1D8h IR[7] 15Ch 1DCh IR[8] 160h 1E0h IR[9] 164h 1E4h IR[10] 1E8h 168h IR[11] 16Ch 1ECh IR[12] 170h 1F0h 174h IR[13] 1F4h IR[14] 178h 1F8h

17Ch

IR[15]

### Table 3-10. Core Registers (Device 8, Function 1) — Semaphore and ScratchPad Registers (Sheet 2 of 2)

1FCh



| DII   | DID VID                          |             | D                   | 000h |        | 080h |
|-------|----------------------------------|-------------|---------------------|------|--------|------|
| PCIS  | PCISTS                           |             | PCICMD              |      |        | 084h |
|       | CCR                              |             | RID                 | 008h |        | 088h |
|       | HDR                              |             | CLSR                | 00Ch |        | 08Ch |
|       |                                  |             |                     | 010h |        | 090h |
|       |                                  |             |                     | 014h |        | 094h |
|       |                                  |             |                     | 018h |        | 098h |
|       |                                  |             |                     | 01Ch | SYSMAP | 09Ch |
|       |                                  |             |                     | 020h |        | 0A0h |
|       |                                  |             |                     | 024h |        | 0A4h |
|       |                                  |             |                     | 028h |        | 0A8h |
|       | SID                              |             | SVID                | 02Ch |        | 0ACh |
|       |                                  |             |                     | 030h |        | 0B0h |
|       |                                  |             | CAPPTR <sup>1</sup> | 034h |        | 0B4h |
|       |                                  |             |                     | 038h |        | 0B8h |
|       |                                  | INTPIN      | INTLIN              | 03Ch |        | 0BCh |
| EXPC  | CAP                              | NXTPTR      | CAPID               | 040h |        | 0C0h |
|       | DEV                              | /CAP        |                     | 044h | GENMCA | 0C4h |
| DEVS  | STS                              | DEV         | CTRL                | 048h |        | 0C8h |
|       |                                  |             |                     | 04Ch | SYRE   | 0CCh |
|       |                                  |             |                     | 050h |        | 0D0h |
|       |                                  |             |                     | 054h |        | 0D4h |
|       |                                  |             |                     | 058h |        | 0D8h |
|       |                                  |             |                     | 05Ch |        | 0DCh |
| DESED |                                  | ross Hoador | space               | 060h |        | 0E0h |
| REJER | RESERVEDPCI Express Header space |             |                     | 064h |        | 0E4h |
|       |                                  |             |                     | 068h |        | 0E8h |
|       |                                  |             |                     | 06Ch |        | 0ECh |
|       |                                  |             |                     | 070h |        | 0F0h |
|       |                                  |             |                     | 074h |        | 0F4h |
|       |                                  |             |                     | 078h |        | 0F8h |
|       |                                  |             |                     | 07Ch |        | 0FCh |

# Table 3-11. Core Registers (Device 8, Function 2) — System Control/Status Registers

Notes:

1. CAPPTR points to the first capability block.



| DID    | V     | ID   | 00h |        |          | 80h |
|--------|-------|------|-----|--------|----------|-----|
| PCISTS | PCI   | CMD  | 04h |        |          | 84h |
| CCR    |       | RID  | 08h |        |          | 88h |
| HDR    |       | •    | 0Ch |        |          | 8Ch |
|        |       |      | 10h |        |          | 90h |
|        |       |      | 14h |        |          | 94h |
|        |       |      | 18h |        |          | 98h |
|        |       |      | 1Ch |        |          | 9Ch |
|        |       |      | 20h |        |          | A0h |
|        |       |      | 24h |        |          | A4h |
|        |       |      | 28h |        |          | A8h |
| SID    |       | SVID | 2Ch |        |          | ACh |
|        |       |      | 30h |        |          | B0h |
|        |       |      | 34h |        |          | B4h |
|        |       |      | 38h |        |          | B8h |
|        |       |      | 3Ch |        |          | BCh |
|        |       |      | 40h |        |          | C0h |
|        |       |      | 44h |        |          | C4h |
|        |       |      | 48h |        |          | C8h |
|        |       |      | 4Ch |        |          | CCh |
|        |       |      | 50h |        |          | D0h |
|        |       |      | 54h |        |          | D4h |
|        |       |      | 58h |        | PMUSTATE | D8h |
|        |       |      | 5Ch |        |          | DCh |
|        |       |      | 60h |        |          | E0h |
| IIOSLF |       |      | 64h |        |          | E4h |
| IIOSLP | STS_H |      | 68h |        |          | E8h |
|        |       |      | 6Ch |        |          | ECh |
|        |       |      | 70h |        |          | F0h |
|        |       |      | 74h | CTCTRL | CTSTS    | F4h |
|        |       |      | 78h |        |          | F8h |
|        |       |      | 7Ch |        |          | FCh |

### Table 3-12. Core Registers (Device 8, Function 3) — Miscellaneous Registers



# 3.4.2 Standard PCI Configuration Registers

### 3.4.2.1 VID—Vendor Identification Register

Read only Vendor ID (Intel) value.

| Register:<br>Device:<br>Function:<br>Offset: | 8    |         |                                                                              |
|----------------------------------------------|------|---------|------------------------------------------------------------------------------|
| Bit                                          | Attr | Default | Description                                                                  |
| 15:0                                         | RO   | 8086h   | Vendor Identification Number (VID)<br>PCI Standard Identification for Intel. |

### 3.4.2.2 DID—Device Identification Register

| Register:<br>Device:<br>Function:<br>Offset: | 8    |                                                          |                                                                                                                                                                                                                                                                                                                                                          |
|----------------------------------------------|------|----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr | Default                                                  | Description                                                                                                                                                                                                                                                                                                                                              |
| 15:0                                         | RO   | D155h (F:0)<br>D156h (F:1)<br>D157h (F:2)<br>D158h (F:3) | Device Identification Number<br>Identifier assigned to the product. Integrated I/O will have a unique<br>device id for each device.<br>The value is assigned by Intel to each product. Integrated<br>I/O will have a unique device ID for each of its single function devices<br>and a unique device ID for each function in the multi-function devices. |

### 3.4.2.3 PCICMD—PCI Command Register

This register defines the PCI 3.0 compatible command register values applicable to PCI Express space.

| Register:<br>Device:<br>Function:<br>Offset: | 8    |         |                                                                                                                                                                                                                                                                                                           |
|----------------------------------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr | Default | Description                                                                                                                                                                                                                                                                                               |
| 15:11                                        | RV   | 00h     | Reserved                                                                                                                                                                                                                                                                                                  |
| 10                                           | RO   | 0       | <ul> <li>INTDIS: Interrupt Disable</li> <li>This bit does not affect the ability of the Express port to route interrupt messages received at the PCI Express* port.</li> <li>0 = Legacy Interrupt message generation is enabled.</li> <li>1 = Legacy Interrupt message generation is disabled.</li> </ul> |
| 9                                            | RO   | 0       | Fast Back-to-Back Enable<br>Not applicable to PCI Express and is hardwired to 0.                                                                                                                                                                                                                          |

### (Sheet 1 of 3)



| (Sheet 2 of 3) |
|----------------|
|----------------|

| Register:<br>Device:<br>Function:<br>Offset: | PCICMD<br>8<br>0-3<br>04h |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------------------------------|---------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr                      | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 8                                            | RO                        | 0       | <ul> <li>SERR Enable</li> <li>For PCI Express/DMI ports, this field enables notifying the internal core error logic of occurrence of an uncorrectable error (fatal or non-fatal) at the port. The internal core error logic of Integrated I/O then decides if/how to escalate the error further (pins/message and so forth). This bit also controls the propagation of PCI Express ERR_FATAL and ERR_NONFATAL messages received from the port to the internal Integrated I/O core error logic.</li> <li>0 = Fatal and Non-fatal error generation and Fatal and Non-fatal error message forwarding is disabled.</li> <li>1 = Fatal and Non-fatal error generation and Fatal and Non-fatal error message forwarding is enabled.</li> <li>Refer to the latest <i>PCI Express Base Specification</i> for details of how this bit is used in conjunction with other control bits in the Root Control register for forwarding errors detected on the PCI Express interface to the system core error logic.</li> </ul> |
| 7                                            | RO                        | 0       | IDSEL Stepping/Wait Cycle Control<br>Not applicable to internal Integrated I/O devices. Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 6                                            | RO                        | 0       | Parity Error Response<br>For PCI Express/DMI ports, Integrated I/O ignores this bit and always does<br>ECC/parity checking and signaling for data/address of transactions both to<br>and from Integrated I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 5                                            | RO                        | 0       | VGA Palette Snoop Enable<br>Not applicable to internal Integrated I/O devices. Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4                                            | RO                        | 0       | Memory Write and Invalidate Enable<br>Not applicable to internal Integrated I/O devices. Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 3                                            | RO                        | 0       | Special Cycle Enable<br>Not applicable to PCI Express. Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2                                            | RO                        | 0       | Bus Master Enable         Controls the ability of the PCI Express port in generating/forwarding memory (including MSI writes) or I/O transactions (and not messages) or configuration transactions from the secondary side to the primary side.         0 = The Bus Master is disabled. When this bit is 0, Integrated I/O root ports will treat upstream PCI Express memory writes/reads, IO writes/reads, and configuration reads and writes as unsupported requests (and follow the rules for handling unsupported requests). This behavior is also true towards transactions that are already pending in the Integrated I/O root port's internal queues when the BME bit is turned off.         1 = Enables the PCI Express ports to generate/forward memory, configuration, or I/O read/write requests.                                                                                                                                                                                                    |
| 1                                            | RO                        | 0       | <ul> <li>Memory Space Enable</li> <li>0 = Disables a PCI Express port's memory range registers to be decoded as valid target addresses for transactions from primary side.</li> <li>1 = Enables a PCI Express port's memory range registers to be decoded as valid target addresses for transactions from primary side.</li> <li>Note that if a PCI Express port's MSE bit is clear, that port can still be target of any memory transaction if subtractive decoding is enabled on that port.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |



### (Sheet 2 of 3)

| Register:<br>Device:<br>Function:<br>Offset: | PCICMD<br>8<br>0-3<br>04h |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------------------------------------------|---------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr                      | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 8                                            | RO                        | 0       | <ul> <li>SERR Enable</li> <li>For PCI Express/DMI ports, this field enables notifying the internal core error logic of occurrence of an uncorrectable error (fatal or non-fatal) at the port. The internal core error logic of Integrated I/O then decides if/how to escalate the error further (pins/message and so forth). This bit also controls the propagation of PCI Express ERR_FATAL and ERR_NONFATAL messages received from the port to the internal Integrated I/O core error logic.</li> <li>0 = Fatal and Non-fatal error generation and Fatal and Non-fatal error message forwarding is disabled.</li> <li>1 = Fatal and Non-fatal error generation and Fatal and Non-fatal error message forwarding is enabled.</li> <li>Refer to the latest <i>PCI Express Base Specification</i> for details of how this bit is used in conjunction with other control bits in the Root Control register for forwarding errors detected on the PCI Express interface to the system core error logic.</li> </ul> |
| 7                                            | RO                        | 0       | IDSEL Stepping/Wait Cycle Control<br>Not applicable to internal Integrated I/O devices. Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 6                                            | RO                        | 0       | Parity Error Response<br>For PCI Express/DMI ports, Integrated I/O ignores this bit and always does<br>ECC/parity checking and signaling for data/address of transactions both to<br>and from Integrated I/O.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 5                                            | RO                        | 0       | VGA Palette Snoop Enable<br>Not applicable to internal Integrated I/O devices. Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4                                            | RO                        | 0       | Memory Write and Invalidate Enable<br>Not applicable to internal Integrated I/O devices. Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 3                                            | RO                        | 0       | Special Cycle Enable<br>Not applicable to PCI Express. Hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2                                            | RO                        | 0       | Bus Master Enable         Controls the ability of the PCI Express port in generating/forwarding memory (including MSI writes) or I/O transactions (and not messages) or configuration transactions from the secondary side to the primary side.         0 = The Bus Master is disabled. When this bit is 0, Integrated I/O root ports will treat upstream PCI Express memory writes/reads, IO writes/reads, and configuration reads and writes as unsupported requests (and follow the rules for handling unsupported requests). This behavior is also true towards transactions that are already pending in the Integrated I/O root port's internal queues when the BME bit is turned off.         1 = Enables the PCI Express ports to generate/forward memory, configuration, or I/O read/write requests.                                                                                                                                                                                                    |
| 1                                            | RO                        | 0       | <ul> <li>Memory Space Enable</li> <li>0 = Disables a PCI Express port's memory range registers to be decoded as valid target addresses for transactions from primary side.</li> <li>1 = Enables a PCI Express port's memory range registers to be decoded as valid target addresses for transactions from primary side.</li> <li>Note that if a PCI Express port's MSE bit is clear, that port can still be target of any memory transaction if subtractive decoding is enabled on that port.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |



### (Sheet 3 of 3)

| Register:<br>Device:<br>Function:<br>Offset: | 8    |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------------------------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0                                            | RO   | 0       | <ul> <li>IO Space Enable Applies only to PCI Express/DMI ports 0 = Disables the I/O address range, defined in the IOBASE and IOLIM registers of the PCI-to-PCI bridge header, for target decode from primary side. 1 = Enables the I/O address range, defined in the IOBASE and IOLIM registers of the PCI-to-PCI bridge header, for target decode from primary side. Note that if a PCI Express/DMI port's IOSE bit is clear, that port can still be target of an I/O transaction if subtractive decoding is enabled on that port.</li></ul> |

### 3.4.2.4 PCISTS—PCI Status Register

The PCI Status register is a 16-bit status register that typically reports the occurrence of various events associated with the primary side of the "virtual" PCI Express device. Since these devices are host bridge devices, the only field that has meaning is "Capabilities List."

| Register:PCISTSDevice:8Function:0-3Offset:06h |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
|-----------------------------------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                           | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 15                                            | RO   | 0       | <b>Detected Parity Error</b><br>This bit is set by a device when it receives a packet on the primary side with<br>an uncorrectable data error or an uncorrectable address/control parity error.<br>The setting of this bit is regardless of the Parity Error Response bit (PERRE)<br>in the PCICMD register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 14                                            | RO   | 0       | Signaled System Error         0 = The device did not report a fatal/non-fatal error         1 = The device reported fatal/non-fatal (and not correctable) errors it detected on its PCI Express interface. Software clears this bit by writing a 1 to it. For Express ports, this bit is also set (when SERR enable bit is set) when a FATAL/NON-FATAL message is forwarded from the Express link                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 13                                            | RO   | 0       | <ul> <li>Received Master Abort</li> <li>This bit is set when a device experiences a master abort condition on a transaction it mastered on the primary interface (Integrated I/O internal bus). Note that certain errors might be detected right at the PCI Express interface and those transactions might not 'propagate' to the primary interface before the error is detected (for example, accesses to memory above TOCM in cases where the PCI Express interface logic itself might have visibility into TOCM). Such errors do not cause this bit to be set, and are reported using the PCI Express interface error bits (secondary status register). Conditions that cause Bit 13 to be set, include:</li> <li>Device receives a completion on the primary interface (internal bus of Integrated I/O) with Unsupported Request or master abort completion Status. This includes UR status received on the primary side of a PCI Express port on peer-to-peer completions also.</li> <li>Device accesses to holes in the main memory address region that are detected by Intel QuickPath Interconnect Source Address Decoder.</li> <li>Other master abort conditions detected on the Integrated I/O internal bus.</li> </ul> |  |

### (Sheet 1 of 2)



### (Sheet 2 of 2)

| Bit         Attr         Default         Description           12         Ro         Recived Target Abort         This bit is set when a device experiences a completor abort condition on a transaction it mastered on the primary interface (Integrated I/O Internal bus). Note that certain errors might be detected right at the PCI Express interface before the renorm sight be detected right at the PCI Express interface to be primary or above VICSRBASE). Such errors do not cause this bit to be set, and are reported using the PCI Express interface error bits (scendary status register). Conditions that cause Bit 12 to be set, include:           12         Ro         0         Device reselves a completion on the primary interface (internal bus of integrated I/O) with completor abort completion Status. This includes OA status received on a horizon salo.         Accesses to Intel QuickPath InterConnect that return a failed completion status on the primary side (internal bus of Integrated I/O). This condition includes a PCI Express port on peer-to-peer completions also.           11         Ro         0         Signaled Target Abort           11         Ro         0         Signaled                                                                                                                                                                  | Register<br>Device:<br>Function<br>Offset: | 8    | TS      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12         R0         0         This bit is set when a device experiences a completor abort condition on a transaction it mattered on the primary interface (integrated 1/2) internal bus). Note that certain errors might be detected right at the PCI Express interface and those transactions might hot "prograde" to the primary interface (integrated 1/2) internal bus of integrated 1/2) internal bus of constraints in the integrated internal bus of integrated 1/2) with completor abort completion. Status receives a completion on the primary interface (internal bus of integrated 1/2) with completor abort completion. This includes:           11         R0         0         Signaled Target Abort           111         R0         0         Signaled Target Abort           111         R0         0         Signaled Target Abort           111         R0         0         Men a device signals a completer abort completion status on the primary side of a PCI Express. This includes a completion frame side (internal bus of integrated 1/2). This condition includes a PCI Express port forwarding a completer abort completion status on the primary side (internal bus of Integrated 1/2). This condition includes a PCI Express port forwarding a completer abort subs received on a completion from the secondary side and passed to the primary side on a peer-to-peer completion.           10:9         R0         Oh         DEVSEL# Timing Not applicable to PCI Express. Hardwired to 0.           8         R0         0         Fast Back-LoBack Not applicable to PCI Express. Hardwired to 0.           6         R0         0         Reserve                                              | Bit                                        | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Integrated I/O) with completor aborf completion Status. This includes<br>CA status received on the primary side of a PCI Express port on peer-<br>to-peer completions also.11ROOSignaled Target Abort<br>This bit is set when a device signals a completer abort completion status on<br>tPO internal bus11ROOSignaled Target Abort<br>This bit is set when a device signals a completer abort completion status on<br>a per-to-peer completion from the secondary side and passed to the primary side on a<br>peer-to-peer completion from the secondary side and passed to the primary side on a<br>peer-to-peer completion10:9ROOhDEVSEL# Timing<br>Not applicable to PCI Express. Hardwired to 0.8ROOThis bit is set by a device if the Parity Error Response bit in the PCI<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 12                                         | RO   | 0       | This bit is set when a device experiences a completor abort condition on a transaction it mastered on the primary interface (Integrated I/O internal bus). Note that certain errors might be detected right at the PCI Express interface and those transactions might not 'propagate' to the primary interface before the error is detected (for example, accesses to memory above VTCSRBASE). Such errors do not cause this bit to be set, and are reported using the PCI Express interface error bits (secondary status register). Conditions that cause Bit 12 to be set, include:                                                                                                                                    |
| 11RO0This bit is set when a device signals a completer abort completion status on<br>the primary side (internal bus of Integrated I/O). This condition includes a<br>completion from the secondary side and passed to the primary side on a<br>completion.10:9ROOh <b>DEVSEL# Timing</b><br>Not applicable to PCI Express. Hardwired to 0.8RO0 <b>Master Data Parity Error</b><br>This bit is set by a device if the Parity Error Response bit in the PCI<br>Command register is set and it receives a completion with poisoned data<br>from the primary side or if it forwards a packet with data (including MSI<br>writes) to the primary side or if it forwards a packet with data (including MSI<br>writes) to the primary side or PCI Express. Hardwired to 0.6RO0 <b>Fast Back-to-Back</b><br>Not applicable to PCI Express. Hardwired to 0.6RO0 <b>Reserved</b> 5RO0 <b>Capable</b><br>Not applicable to PCI Express. Hardwired to 0.4RO1b(F:0/1/2)<br>Ob (F3) <b>Capablities List</b><br>This bit indicates the presence of a capabilities list structure.3RO0 <b>INTX Status</b><br>This bit indicates that a legacy INTx interrupt condition is pending internally.<br>This bit has meaning only in the legacy interrupt mode. This bit is always 0<br>when MSI-X has been selected for DMA interrupts.3RO0 <b>INTX Status</b><br>DMA engine is setup by this driver to generate any interrupt and the<br>condition that triggers the interrupt has occurred, regardless of whether a<br>legacy interrupt message was signaled to the PCH or not. Note that the INTx<br>enable bit in the PCI command register for DMA to generate a INTx<br>message to the PCH.<br>This bit is not applicable to PCI Express and DMI ports. |                                            |      |         | <ul> <li>Integrated I/O) with completor abort completion Status. This includes<br/>CA status received on the primary side of a PCI Express port on peer-<br/>to-peer completions also.</li> <li>Accesses to Intel QuickPath InterConnect that return a failed completion<br/>status</li> <li>Other completer abort conditions detected on the Integrated</li> </ul>                                                                                                                                                                                                                                                                                                                                                      |
| 10:9ROOnNot applicable to PCI Express. Hardwired to 0.8RO0Master Data Parity Error<br>This bit is set by a device if the Parity Error Response bit in the PCI<br>Command register is set and it receives a completion with poisoned data<br>from the primary side or if if forwards a packet with data (including MSI<br>writes) to the primary side or if if forwards a packet with data (including MSI<br>writes) to the primary side or 0.7RO0Fast Back-to-Back<br>Not applicable to PCI Express. Hardwired to 0.6RO0Reserved5RO0Got applicable to PCI Express. Hardwired to 0.4RO1b(F:0/1/2)<br>Ob (F3)Capabilities List<br>This bit indicates the presence of a capabilities list structure.3RO0INTX Status<br>This bit indicates that a legacy INTx interrupt condition is pending internally.<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 11                                         | RO   | 0       | This bit is set when a device signals a completer abort completion status on<br>the primary side (internal bus of Integrated I/O). This condition includes a<br>PCI Express port forwarding a completer abort status received on a<br>completion from the secondary side and passed to the primary side on a                                                                                                                                                                                                                                                                                                                                                                                                             |
| 8RO0This bit is set by a device if the Parity Error Response bit in the PCI<br>Command register is set and it receives a completion with poisoned data<br>from the primary side with poison.7RO0Fast Back-to-Back<br>Not applicable to PCI Express. Hardwired to 0.6RO0Reserved5RO0Reserved4RO1b(F: 0/1/2)<br>Ob (F3)Capabile<br>This bit indicates the presence of a capabilities list structure.4RO1b(F: 0/1/2)<br>Ob (F3)Capabilities List<br>This bit indicates the presence of a capabilities list structure.3RO0Not applicable to PCI Express. Hardwired to O.3RO1b(F: 0/1/2)<br>Ob (F3)Capabilities List<br>This bit indicates the presence of a capabilities list structure.3RO0Not applicable to PCI Express. Hardwired to D.3RO1b(F: 0/1/2)<br>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 10:9                                       | RO   | 0h      | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 7RO0Not applicable to PCI Express. Hardwired to 0.6RO0Reserved5RO066-MHz Capable<br>Not applicable to PCI Express. Hardwired to 0.4RO1b(F:0/1/2)<br>Ob (F3)Capabilities List<br>This bit indicates the presence of a capabilities list structure.4RO1b(F:0/1/2)<br>Ob (F3)Capabilities that a legacy INTx interrupt condition is pending internally.<br>This bit indicates that a legacy interrupt mode. This bit is always 0<br>when MSI-X has been selected for DMA interrupts.3RO0080080090091000000000000000000000000000000000000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 8                                          | RO   | 0       | This bit is set by a device if the Parity Error Response bit in the PCI<br>Command register is set and it receives a completion with poisoned data<br>from the primary side or if it forwards a packet with data (including MSI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 5       RO       0       66-MHz Capable<br>Not applicable to PCI Express. Hardwired to 0.         4       RO       1b(F:0/1/2)<br>Ob (F3)       Capabilities List<br>This bit indicates the presence of a capabilities list structure.         4       RO       1b(F:0/1/2)<br>Ob (F3)       Capabilities List<br>This bit indicates the presence of a capabilities list structure.         3       RO       0       INTx Status<br>This bit indicates that a legacy INTx interrupt condition is pending internally.<br>This bit has meaning only in the legacy interrupt mode. This bit is always 0<br>when MSI-X has been selected for DMA interrupts.<br>Note that the setting of the INTx status bit is independent of the INTx<br>enable bit in the PCI command register that is, this bit is set anytime the<br>DMA engine is setup by its driver to generate any interrupt and the<br>condition that triggers the interrupt has occurred, regardless of whether a<br>legacy interrupt message was signaled to the PCH or not. Note that the INTx<br>enable bit has to be set in the PCICMD register for DMA to generate a INTx<br>message to the PCH.<br>This bit is not applicable to PCI Express and DMI ports.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 7                                          | RO   | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 5       RO       0       Not applicable to PCI Express. Hardwired to 0.         4       RO       1b(F:0/1/2)<br>0b (F3)       Capabilities List<br>This bit indicates the presence of a capabilities list structure.         4       RO       1b(F:0/1/2)<br>0b (F3)       Capabilities List<br>This bit indicates the presence of a capabilities list structure.         3       RO       0       INTx Status<br>This bit indicates that a legacy INTx interrupt condition is pending internally.<br>This bit has meaning only in the legacy interrupt mode. This bit is always 0<br>when MSI-X has been selected for DMA interrupts.<br>Note that the setting of the INTx status bit is independent of the INTx<br>enable bit in the PCI command register that is, this bit is set anytime the<br>DMA engine is setup by its driver to generate any interrupt and the<br>condition that triggers the interrupt has occurred, regardless of whether a<br>legacy interrupt message was signaled to the PCH or not. Note that the INTx<br>enable bit has to be set in the PCICMD register for DMA to generate a INTx<br>message to the PCH.<br>This bit is not applicable to PCI Express and DMI ports.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 6                                          | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 4       RO       INCREMENT       This bit indicates the presence of a capabilities list structure.         3       RO       INTx Status       This bit indicates that a legacy INTx interrupt condition is pending internally. This bit indicates that a legacy interrupt mode. This bit is always 0 when MSI-X has been selected for DMA interrupts. Note that the setting of the INTx status bit is independent of the INTx enable bit in the PCI command register that is, this bit is set anytime the DMA engine is setup by its driver to generate any interrupt and the condition that triggers the interrupt has occurred, regardless of whether a legacy interrupt message was signaled to the PCH or not. Note that the INTx enable bit has to be set in the PCICMD register for DMA to generate a INTx message to the PCH. This bit is not applicable to PCI Express and DMI ports.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 5                                          | RO   | 0       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 3RO0This bit indicates that a legacy INTx interrupt condition is pending internally.<br>This bit has meaning only in the legacy interrupt mode. This bit is always 0<br>when MSI-X has been selected for DMA interrupts.<br>Note that the setting of the INTx status bit is independent of the INTx<br>enable bit in the PCI command register that is, this bit is set anytime the<br>DMA engine is setup by its driver to generate any interrupt and the<br>condition that triggers the interrupt has occurred, regardless of whether a<br>legacy interrupt message was signaled to the PCH or not. Note that the INTx<br>enable bit has to be set in the PCICMD register for DMA to generate a INTx<br>message to the PCH.<br>This bit is not applicable to PCI Express and DMI ports.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4                                          | RO   |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 2:0 RV Oh Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 3                                          | RO   | 0       | This bit indicates that a legacy INTx interrupt condition is pending internally.<br>This bit has meaning only in the legacy interrupt mode. This bit is always 0<br>when MSI-X has been selected for DMA interrupts.<br>Note that the setting of the INTx status bit is independent of the INTx<br>enable bit in the PCI command register that is, this bit is set anytime the<br>DMA engine is setup by its driver to generate any interrupt and the<br>condition that triggers the interrupt has occurred, regardless of whether a<br>legacy interrupt message was signaled to the PCH or not. Note that the INTx<br>enable bit has to be set in the PCICMD register for DMA to generate a INTx<br>message to the PCH. |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2:0                                        | RV   | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



### 3.4.2.5 RID—Revision Identification Register

This register contains the revision number of the Integrated I/O.

| Register<br>Device:<br>Functior<br>Offset: | 8    |                    |                                                                                                                                                                                                                                                                                             |
|--------------------------------------------|------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default            | Description                                                                                                                                                                                                                                                                                 |
| 7:4                                        | RO   | See<br>description | Minor Revision<br>Steppings which required all masks be regenerated. Refer to the Intel <sup>®</sup><br>Core <sup>™</sup> i7-800 and i5-700 Desktop Processor Series Specification Update<br>for the value of the Revision ID Register.                                                     |
| 3:0                                        | RO   | See<br>description | Minor Revision Identification Number (RID)<br>Increment for each steppings which do not require masks to be regenerated.<br>Refer to the Intel <sup>®</sup> Core <sup>™</sup> i7-800 and i5-700 Desktop Processor Series<br>Specification Update for the value of the Revision ID Register. |

### 3.4.2.6 CCR—Class Code Register

This register contains the Class Code for the device.

| Register<br>Device:<br>Functior<br>Offset: | 8    |         |                                                                                                                                 |
|--------------------------------------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default | Description                                                                                                                     |
| 23:16                                      | RO   | 08h     | BaseClass<br>Provides the PCI Express base class type. Most common registers will default<br>to 08h. (Base system peripherals.) |
| 15:8                                       | RO   | 80h     | SubClass<br>This field defaults to 80h indicating other system peripherals in PCI v3.0 class<br>code mnemonic).                 |
| 7:0                                        | RO   | 00h     | Register-Level Programming Interface<br>This field is hardwired to 00h.                                                         |

### 3.4.2.7 CLSR—Cacheline Size Register

| Register<br>Device:<br>Functior<br>Offset: | 8    |         |                                                                                                                                                                    |
|--------------------------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default | Description                                                                                                                                                        |
| 7:0                                        | RW   | 0       | Cacheline Size<br>This register is set as RW for compatibility reasons only. Cacheline size for<br>Integrated I/O is always 64B. IIO hardware ignore this setting. |



### 3.4.2.8 HDR—Header Type Register

This register identifies the header layout of the configuration space.

| Register<br>Device:<br>Functior<br>Offset: | 8    |         |                                                                                                                                                              |
|--------------------------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default | Description                                                                                                                                                  |
| 7                                          | RO   | 1b      | Multi-function Device<br>This bit is set to 0 for Single Function Devices and 1 for multi- function<br>devices.                                              |
| 6:0                                        | RO   | 00h     | Configuration Layout<br>This field identifies the format of the configuration header layout. Type1 for all<br>PCI Express* ports and Type 0 for DMI devices. |

### 3.4.2.9 SVID—Subsystem Vendor ID

| Register<br>Device:<br>Function<br>Offset: | 8    | i -     |                                                                                                                                                                                 |
|--------------------------------------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default | Description                                                                                                                                                                     |
| 7:0                                        | RWO  | 0h      | Subsystem Vendor Identification<br>This field is programmed during boot-up to indicate the vendor of the system<br>board. After it has been written once, it becomes read only. |

### 3.4.2.10 SID—Subsystem Device ID

| Register:SIDDevice:8Function:0-3Offset:2Eh |      |         |                                                                                                         |
|--------------------------------------------|------|---------|---------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default | Description                                                                                             |
| 7:0                                        | RWO  | 00h     | Subsystem Identification Number<br>Assigned by the subsystem vendor to uniquely identify the subsystem. |

### 3.4.2.11 CAPPTR—Capability Pointer

The CAPPTR provides the offset to the location of the first device capability in the capability list.

| Register:CAPPTRDevice:8Function:0-3Offset:34h |      |                          |                                                                             |
|-----------------------------------------------|------|--------------------------|-----------------------------------------------------------------------------|
| Bit                                           | Attr | Default                  | Description                                                                 |
| 7:0                                           | RO   | 40h: F 0/1/2<br>00h: F 3 | Capability Pointer Points to the first capability structure for the device. |



### 3.4.2.12 INTLIN—Interrupt Line Register

The Interrupt Line register is used to communicate interrupt line routing information between initialization code and the device driver.

| Register:INTLINDevice:8Function:0-2Offset:3Ch |      |         |                                                                                                                                        |
|-----------------------------------------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                           | Attr | Default | Description                                                                                                                            |
| 7:0                                           | RO   | 00h     | Interrupt Line<br>This bit is RW for devices that can generate a legacy INTx message and is<br>needed only for compatibility purposes. |

### 3.4.2.13 INTPIN—Interrupt Pin Register

Indicates what INTx message a device generates. This register has no meaning for Device 8.

| Register:INTPINDevice:8Function:0-2Offset:3Dh |                            |     |                                                                                                                   |  |
|-----------------------------------------------|----------------------------|-----|-------------------------------------------------------------------------------------------------------------------|--|
| Bit                                           | t Attr Default Description |     |                                                                                                                   |  |
| 7:0                                           | RO                         | 00h | Interrupt Pin<br>These bits have no meaning for the device called out in this section and are<br>hard coded to 0. |  |

# 3.4.3 Common Extended Configuration Space Registers

# 3.4.3.1 CAPID—PCI Express<sup>®</sup> Capability List Register

The PCI Express Capability List register enumerates the PCI Express Capability structure in the PCI 3.0 configuration space.

| Device: 8<br>Function: 0, 1, 2<br>Offset: 40h |      |                     |                                                                                                          |  |  |  |
|-----------------------------------------------|------|---------------------|----------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                                           | Attr | Default Description |                                                                                                          |  |  |  |
| 7:0                                           | RO   | 10h                 | Capability ID<br>Defines the PCI Express capability ID. 10h is defined as a "PCI Express"<br>capability. |  |  |  |



# 3.4.3.2 NXTPTR—PCI Express<sup>®</sup> Next Capability List Register

The PCI Express Capability List register enumerates the PCI Express Capability structure in the PCI 3.0 configuration space.

| Device: 8<br>Function: 0, 1, 2<br>Offset: 41h |      |         |                                                                                         |  |
|-----------------------------------------------|------|---------|-----------------------------------------------------------------------------------------|--|
| Bit                                           | Attr | Default | Description                                                                             |  |
| 7:0                                           | RO   | 0       | <b>Next Ptr</b><br>This field contains the offset to the next PCI Capability structure. |  |

# 3.4.3.3 EXPCAP—PCI Express<sup>®</sup> Capabilities Register

The PCI Express Capabilities register identifies the PCI Express device type and associated capabilities.

| Device:<br>Function<br>Offset: | Function: 0, 1, 2 |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|--------------------------------|-------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                            | Attr              | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 15:14                          | RV                | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 13:9                           | RO                | 00h     | Interrupt Message Number<br>This field indicates the interrupt message number that is generated for<br>PM/HP/BW-change events. When there are more than one MSI interrupt<br>Number, this register field is required to contain the offset between the base<br>Message Data and the MSI Message that is generated when the associated<br>status bits in this capability register are set. IIO assigns the first vector for<br>PM/HP/BW-change events and so this field is set to 0. |  |  |
| 8                              | RO                | 0       | <ul> <li>Slot Implemented</li> <li>0 = indicates no slot is connected to this port.</li> <li>1 = indicates that the PCI Express link associated with the port is connected to a slot.</li> <li>This register bit is of type "write once" and is controlled by BIOS/special initialization firmware.</li> </ul>                                                                                                                                                                      |  |  |
| 7:4                            | RO                | 1001b   | <b>Device/Port Type</b><br>This field identifies the type of device. It is set to 0100 for all the Express ports<br>and 1001 for the DMA, Perfmon and PCI Express DF* register devices.                                                                                                                                                                                                                                                                                             |  |  |
| 3:0                            | RO                | 2h      | <b>Capability Version</b><br>This field identifies the version of the PCI Express capability structure. Set to 2h for PCI Express and DMA devices for compliance with the extended base registers.                                                                                                                                                                                                                                                                                  |  |  |



# 3.4.3.4 DEVCAP—PCI Express<sup>®</sup> Device Capabilities Register

The PCI Express Device Capabilities register identifies device specific information for the device.

| Device:<br>Function<br>Offset: | Function: 0, 1, 2 |         |                                                                                                                                 |  |  |
|--------------------------------|-------------------|---------|---------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                            | Attr              | Default | Description                                                                                                                     |  |  |
| 31:28                          | RO                | 0h      | Reserved                                                                                                                        |  |  |
| 27:26                          | RO                | 0h      | Captured Slot Power Limit Scale<br>Does not apply to root ports or integrated devices.                                          |  |  |
| 25:18                          | RO                | 00h     | Captured Slot Power Limit Value<br>Does not apply to root ports or integrated devices.                                          |  |  |
| 17:16                          | RO                | 0h      | Reserved                                                                                                                        |  |  |
| 15                             | RO                | 1       | Role Based Error Reporting<br>Integrated I/O is 1.1 compliant and so supports this feature.                                     |  |  |
| 14                             | RO                | 0       | Power Indicator Present on Device<br>Does not apply to root ports or integrated devices.                                        |  |  |
| 13                             | RO                | 0       | Attention Indicator Present<br>Does not apply to root ports or integrated devices.                                              |  |  |
| 12                             | RO                | 0       | Attention Button Present<br>Does not apply to root ports or integrated devices.                                                 |  |  |
| 11:9                           | RO                | 000     | Endpoint L1 Acceptable Latency<br>Does not apply to Integrated I/O.                                                             |  |  |
| 8:6                            | RO                | 000     | Endpoint LOs Acceptable Latency<br>Does not apply to Integrated I/O.                                                            |  |  |
| 5                              | RO                | 0       | Extended Tag Field Supported<br>Integrated I/O devices support only 5-bit tag field.                                            |  |  |
| 4:3                            | RO                | 0h      | Phantom Functions Supported<br>Integrated I/O does not support phantom functions.                                               |  |  |
| 2:0                            | RO                | 000     | Max Payload Size Supported<br>Integrated I/O supports 256B payloads on Express port and 128B on the<br>reminder of the devices. |  |  |



# 3.4.3.5 DEVCTRL—PCI Express<sup>®</sup> Device Control Register

The PCI Express Device Control register controls PCI Express specific capabilities parameters associated with the device.

|                                |                        |         | (Sheet 1 of 2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------------------------|------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device:<br>Function<br>Offset: | 8<br>n: 0, 1, 3<br>48h | 2       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Bit                            | Attr                   | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 15                             | RO                     | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 14:12                          | RO                     | 000     | Max_Read_Request_Size<br>The PCI Express/DMI ports in Integrated I/O do not generate requests<br>greater than 128B and this field is ignored.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 11                             | RO                     | 0       | Enable No Snoop<br>Not applicable to root ports since they never set the 'No Snoop' bit for<br>transactions they originate (not forwarded from peer) to PCI Express.<br>This bit has no impact on forwarding of NoSnoop attribute on peer requests.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 10                             | RO                     | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 9                              | RO                     | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 8                              | RO                     | 0h      | Extended Tag Field Enable<br>This bit enables the PCI Express port/DMI to use an 8-bit Tag field as a<br>requester.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 7:5                            | RO                     | 000     | Max Payload Size<br>This field is set by configuration software for the maximum TLP payload size<br>for the PCI Express port. As a receiver, the Integrated I/O must handle TLPs<br>as large as the set value. As a requester (that is, for requests where<br>Integrated I/O's own RequesterID is used), it must not generate TLPs<br>exceeding the set value. Permissible values that can be programmed are<br>indicated by the Max_Payload_Size_Supported in the Device Capabilities<br>register:<br>000 = 128B max payload size<br>001 = 256B max payload size (applies only to standard PCI Express ports<br>and other devices alias to 128B                    |
| 4                              | RO                     | 0       | Enable Relaxed Ordering<br>Not applicable to root ports since they never set relaxed ordering bit as a<br>requester (this does not include Tx forwarded from peer devices).<br>This bit has no impact on forwarding of relaxed ordering attribute on peer<br>requests.                                                                                                                                                                                                                                                                                                                                                                                              |
| 3                              | RO                     | 0       | Unsupported Request Reporting Enable<br>This bit applies only to the PCI Express/DMI ports. This bit controls the<br>reporting of unsupported requests that Integrated I/O itself detects on<br>requests its receives from a PCI Express/DMI port.<br>0 = Reporting of unsupported requests is disabled.<br>1 = Reporting of unsupported requests is enabled.<br>Refer to the latest <i>PCI Express Base Specification</i> for complete details of how<br>this bit is used in conjunction with other bits to UR errors.                                                                                                                                             |
| 2                              | RO                     | 0       | Fatal Error Reporting EnableThis bit applies only to the PCI Express/DMI ports. The bit controls the<br>reporting of fatal errors that Integrated I/O detects on the PCI Express/DMI<br>interface.0 = Reporting of Fatal error detected by device is disabled.<br>1 = Reporting of Fatal error detected by device is enabled.<br>Refer to the latest <i>PCI Express Base Specification</i> for complete details of how<br>this bit is used in conjunction with other bits to report errors.For the PCI Express/DMI ports, this bit is not used to control the reporting of<br>other internal component uncorrectable fatal errors (at the port unit) in any<br>way. |

### (Sheet 1 of 2)



#### (Sheet 2 of 2)

| Device: 8<br>Function: 0, 1, 2<br>Offset: 48h |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|-----------------------------------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                           | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 1                                             | RO   | 0       | <ul> <li>Non Fatal Error Reporting Enable</li> <li>This bit applies only to the PCI Express/DMI ports. The bit controls the reporting of non-fatal errors that IIO detects on the PCI Express/DMI interface or any non-fatal error sthat PerfMon detect.</li> <li>0 = Reporting of Non Fatal error detected by device is disabled.</li> <li>1 = Reporting of Non Fatal error detected by device is enabled.</li> <li>Refer to the latest <i>PCI Express Base Specification</i> for complete details of how this bit is used in conjunction with other bits to report errors.</li> <li>For the PCI Express/DMI ports, this bit is not used to control the reporting of other internal component uncorrectable non-fatal errors (at the port unit) in any way.</li> </ul> |  |  |
| 0                                             | RO   | 0       | Correctable Error Reporting Enable<br>This bit applies only to the PCI Express/DMI ports. The bit controls the<br>reporting of correctable errors that IIO detects on the PCI Express/DMI<br>interface<br>0 = Reporting of link Correctable error detected by the port is disabled.<br>1 = Reporting of link Correctable error detected by port is enabled.<br>Refer to the latest <i>PCI Express Base Specification</i> for complete details of how<br>this bit is used in conjunction with other bits to report errors.<br>For the PCI Express/DMI ports, this bit is not used to control the reporting of<br>other internal component correctable errors (at the port unit) in any way.                                                                              |  |  |



## 3.4.3.6 DEVSTS—PCI Express<sup>®</sup> Device Status Register

The PCI Express Device Status register provides information about PCI Express device specific parameters associated with the device.

| Device:<br>Function<br>Offset: | 8<br>n: 0, 1,<br>4Ah | 2       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------------------|----------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                            | Attr                 | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 15:6                           | RO                   | 000h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 5                              | RO                   | Oh      | <ul> <li>Transactions Pending</li> <li>This bit cleared only when all Completions for any outstanding Non-Posted Requests it owns have been received.</li> <li>Indicates that the DMA device has outstanding Non-Posted Request which it has issued either towards main memory or a peer PCI Express port, which have not been completed.</li> </ul>                                                                                                                                                                                                                                                                                                                                                     |
| 4                              | RO                   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3                              | RO                   | 0       | <ul> <li>Unsupported Request Detected</li> <li>This bit applies only to the root/DMI ports. This bit indicates that the root port detected an Unsupported Request. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control Register.</li> <li>0 = No unsupported request detected by the root port.</li> <li>1 = Unsupported Request inbound that the covid port received and it detected them as unsupported requests (for example, address decoding failures that the root port detected on a packet, receiving inbound lock reads, BME bit is clear and so forth). Note that this bit is not set on port to the PCI Express link.</li> </ul> |
| 2                              | RO                   | 0       | Fatal Error DetectedThis bit applies only to the root/DMI ports. This bit indicates that a fatal<br>(uncorrectable) error is detected by the device. Errors are logged in this<br>register regardless of whether error reporting is enabled or not in the Device<br>Control register.0 = No Fatal errors detected<br>1 = Fatal errors detected                                                                                                                                                                                                                                                                                                                                                           |
| 1                              | RO                   | 0       | <ul> <li>Non Fatal Error Detected</li> <li>This bit applies only to the root/DMI ports. This bit gets set if a non-fatal uncorrectable error is detected by the device. Errors are logged in this register regardless of whether error reporting is enabled or not in the Device Control register.</li> <li>0 = No non-Fatal Errors detected</li> <li>1 = Non Fatal errors detected</li> </ul>                                                                                                                                                                                                                                                                                                           |
| 0                              | RO                   | 0       | Correctable Error DetectedThis bit applies only to the root/DMI ports. This bit gets set if a correctableerror is detected by the device. Errors are logged in this register regardlessof whether error reporting is enabled or not in the PCI Express DeviceControl register.0 = No correctable errors detected1 = Correctable errors detected                                                                                                                                                                                                                                                                                                                                                          |



# 3.4.4 Intel<sup>®</sup> VT-d, Address Mapping, System Management Registers (Device 8, Function 0)

#### 3.4.4.1 IIOMISCCTRL—Integrated I/O Misc Control Register

| Register:IIOMISCCTRLDevice:8Function:0Offset:98h |      |         |                                                                                                                                                                                                                                                                                                                                                                      |
|--------------------------------------------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                              | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                          |
| 31:14                                            | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                             |
| 13                                               | RW   | 0       | CPUCSR_IB_AbortThis bit controls if inbound access to CPUCSR range is enabled.0 = IB access to CPUCSR range is disabled, that is, allowed.1 = IB access to CPUCSR range is enabled, that is, disallowed.                                                                                                                                                             |
| 12                                               | RW   | 0       | <ul> <li>Lock Thawing Mode</li> <li>Mode controls how inbound queues in the south agents (PCIe, DMI) thaw when they are target of a locked read.</li> <li>0 = Thaw only posted requests</li> <li>1 = Thaw posted and non-posted requests.</li> </ul>                                                                                                                 |
| 11:10                                            | RW   | 00      | SUBDECEN         Indicates the port that provides the subtractive decode path for inbound and outbound decode.         00 = DMI         01 = Reserved         10 = Reserved         11 = Intel QuickPath Interconnect         When this points to DMI, all address ranges in the PCI-to-PCI configuration space of the port are ignored for address decode purposes. |
| 9                                                | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                             |
| 8                                                | RW   | 0       | <b>TOCMVALID</b><br>This bit is set by software after it has initialized the TOCM register with the right value. IIO decoder uses this bit to determine if bits from 32 to TOCM are to be decoded towards privileged CSR space.                                                                                                                                      |
| 7:3                                              | RO   | 00100   | <b>TOCM</b><br>Indicates the top of Intel QuickPath Interconnect physical addressability limit.<br>00100 = 2^36 (default)<br>IIO uses this to abort all inbound transactions that cross this limit.                                                                                                                                                                  |
| 2                                                | RW   | 0       | <b>EN1K</b><br>This bit when set, enables 1-K granularity for I/O space decode in each of the virtual PCI-to-PCI bridges corresponding to root ports and DMI ports.                                                                                                                                                                                                  |
| 1:0                                              | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                             |



#### 3.4.4.2 IIOMISCSS—Integrated I/O MISC Status

This register can be used to read the status of Integrated I/O strapping pins.

| Register:<br>Device:<br>Function:<br>Offset: | 8    | 11 SCSS |                                                                                                               |
|----------------------------------------------|------|---------|---------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr | Default | Description                                                                                                   |
| 31:5                                         | RO   | 0       | Reserved                                                                                                      |
| 4                                            | RO   | 1b      | Reserved                                                                                                      |
| 3                                            | RO   | 1b      | Reserved                                                                                                      |
| 2:0                                          | RO   | Strap   | CFG[2:0] Strap (Port Bifurcation)<br>111 = x16 (default)<br>110 = x8x8<br>101 = Reserved<br>Others = Reserved |

#### 3.4.4.3 TSEGCTRL—TSEG Control Register

The location of the TSEG region, size, and enable/disable control.

| Register:<br>Device:<br>Function<br>Offset: | 8    | GCTRL   |                                                                                                                                                        |
|---------------------------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                         | Attr | Default | Description                                                                                                                                            |
| 31:20                                       | RWO  | FEOh    | <b>TBA: TSEG Base Address</b><br>Indicates the base address which is aligned to a 1-MB boundary. Bits<br>[31:20] corresponds to A[31:20] address bits. |
| 19:4                                        | RV   | 0       | Reserved                                                                                                                                               |
| 3:1                                         | RWO  | 100     | <b>TSEG_SIZE: Size of TSEG</b><br>000 = 512 KB<br>001 = 1 MB<br>010 = 2 MB<br>011 = 4 MB<br>100 = 8 MB<br>Others = <i>Reserved</i>                     |
| 0                                           | RWO  | 1       | <b>TSEG_EN: TSEG Enabling Control</b><br>0 = Disabling the TSEG in IIO.<br>1 = Enabling the TSEG in IIO for IB access check.                           |



#### 3.4.4.4 TOLM—Top of Low Memory

Top of low memory. Note that bottom of low memory is assumed to be 0.

| Register<br>Device:<br>Functior<br>Offset: | 8    |         |                                                                                                                                                                                                                 |
|--------------------------------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default | Description                                                                                                                                                                                                     |
| 31:26                                      | RWLB | 0       | TOLM Address<br>Indicates the top of low DRAM memory which is aligned to a 64-MB boundary.<br>A 32-bit transaction that satisfies ' $0 \le A[31:26] \le TOLM[31:26]$ " is a<br>transaction towards main memory. |
| 25:0                                       | RV   | 0       | Reserved                                                                                                                                                                                                        |

#### 3.4.4.5 TOHM—Top of High Memory

Top of high memory. Note that bottom of high memory is fixed at 4 GB.

| Register<br>Device:<br>Functior<br>Offset: | 8    |         |                                                                                                                                                                                                                                                                                                                                                      |
|--------------------------------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                          |
| 63:26                                      | RWLB | 0       | TOHM AddressIndicates the limit of an aligned 64-MB granular region that decodes > 4-GBaddresses towards system memory. A 64-bit transaction that satisfies '4G $\leq$ A[63:26] $\leq$ TOHM[63:26]" is a transaction towards main memory.This register is programmed once at boot time and does not change afterthat, including any quiescent flows. |
| 25:0                                       | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                             |

#### 3.4.4.6 NCMEM.BASE—NCMEM Base

Base address of Intel QuickPath Interconnect non-coherent memory.

| Register:       NCMEM.BASE         Device:       8         Function:       0         Offset:       DCh |      |                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|--------------------------------------------------------------------------------------------------------|------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                                                                    | Attr | Default           | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 63:26                                                                                                  | RW   | 3F_FFFF_<br>FFFFh | Non-Coherent Memory Base Address<br>Describes the base address of a 64-MB aligned DRAM memory region on<br>Intel QuickPath Interconnect that is non-coherent. Address bits [63:26] of<br>an inbound address if it satisfies 'NcMem.Base[63:26] <= A[63:26] <=<br>NcMem.Limit[63:26]' is considered to be towards the Intel QuickPath<br>Interconnect non-coherent memory region. It is expected that the range<br>indicated by the Non-coherent memory base and limit registers is a subset<br>of either the low DRAM or high DRAM memory regions as described using<br>the corresponding base and limit registers.<br>This register is programmed once at boot time and does not change after<br>that. |  |
| 25:0                                                                                                   | RV   | 0                 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |



#### 3.4.4.7 NCMEM.LIMIT—NCMEM Limit

Limit address of Intel QuickPath Interconnect non-coherent memory.

| Register:       NCMEM.LIMIT         Device:       8         Function:       0         Offset:       E4h |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------------------------------------------------------------------------------------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                                                                                     | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 63:26                                                                                                   | RW   | 0       | Non-Coherent Memory Limit Address<br>Describes the limit address of a 64-MB aligned DRAM memory region on<br>Intel QuickPath Interconnect that is non-coherent. Address bits [63:26] of<br>an inbound address if it satisfies 'NcMem.Base[63:26] <= A[63:26] <=<br>NcMem.Limit[63:26]' is considered to be towards the non-coherent Intel<br>QuickPath Interconnect memory region. It is expected that the range<br>indicated by the non-coherent memory base and limit registers is a subset<br>of either the low DRAM or high DRAM memory regions as described using<br>the corresponding base and limit registers.<br>This register is programmed once at boot time and does not change after<br>that. |
| 25:0                                                                                                    | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

#### 3.4.4.8 DEVHIDE1—Device Hide 1 Register

This register provides a method to hide the PCI configuration space of devices inside the Integrated I/O, from the host initiated configuration accesses. This register does not impact JTAG initiated accesses to the corresponding device's configuration space.

When set (for each device), all PCI configuration accesses from Intel QuickPath Interconnect targeting the corresponding device's configuration space inside the Integrated I/O (IIO) are master aborted. When clear, configuration accesses targeting the device's configuration space are allowed.

(Sheet 1 of 3)

| Register<br>Device:<br>Function<br>Offset: | 8    |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------------------------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 31:28                                      | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 27                                         | RWL  | 0       | Hide_Dev16_Fun1<br>When set, hide Device #16/Function #1<br>When set, all PCI configuration accesses from Intel QuickPath<br>Interconnect targeting the corresponding device's configuration space<br>inside IIO are master aborted. When clear, configuration accesses<br>targeting the device's configuration space are allowed.<br>This bit has no effect on smbus and jtag initiated accesses to<br>corresponding device's configuration space.<br>The lock bit is lock1 ("TXTLOCK: TXT Lock Register") |

Datasheet, Volume 2



|                                             |      |         | (Sheet 2 of 3)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------------------------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register:<br>Device:<br>Function<br>Offset: | 8    |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Bit                                         | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 26                                          | RWL  | 0       | Hide_Dev16_Fun0<br>When set, hide Device #16/Function #0<br>When set, all PCI configuration accesses from Intel QuickPath<br>Interconnect targeting the corresponding device's configuration space<br>inside IIO are master aborted. When clear, configuration accesses<br>targeting the device's configuration space are allowed.<br>This bit has no effect on smbus and jtag initiated accesses to<br>corresponding device's configuration space.<br>The lock bit is lock1 ("TXTLOCK: TXT Lock Register")                                                                                                                                                                                                                                                |
| 25:20                                       | RV   | 00h     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 19:12                                       | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 12                                          | RWLB | 0       | Hide_Dev8_Fun3<br>When set, hide Device 8/Function 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 11:8                                        | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 7                                           | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 6                                           | RWLB | 0       | <ul> <li>Hide_Dev6</li> <li>When set, hide Device #6</li> <li>This bit has no impact on any configuration transactions that target the secondary side of a device that is a PCI-to-PCI bridge.</li> <li>This bit has no effect on JTAG initiated accesses to corresponding device's configuration space.</li> <li>This bit has no impact on memory transactions targeting the device or memory transactions forwarded through the device.</li> <li>This bit has no impact on IO transactions forwarded through the device to the PCI Express/DMI link.</li> <li>This bit has no impact on messages forwarded to/through the device (for example, messages forwarded through a PCI-to-PCI bridge to PCI Express link)</li> </ul>                            |
| 5                                           | RWLB | 0       | <ul> <li>Hide_Dev5</li> <li>When set, hide Device 5</li> <li>1. This bit has no impact on any configuration transactions that target the secondary side of a device that is a PCI-to-PCI bridge.</li> <li>2. This bit has no effect on JTAG initiated accesses to corresponding device's configuration space.</li> <li>3. This bit has no impact on memory transactions targeting the device or memory transactions forwarded through the device.</li> <li>4. This bit has no impact on IO transactions forwarded through the device to the PCI Express/DMI link.</li> <li>5. This bit has no impact on messages forwarded to/through the device (for example, messages forwarded through a PCI-to-PCI bridge to PCI Express link)</li> </ul>              |
| 4                                           | RWL  | 0       | <ul> <li>Hide_Dev4</li> <li>When set, hide Device 4</li> <li>This bit has no impact on any configuration transactions that target the secondary side of the PCI-to-PCI bridge.</li> <li>This bit has no effect on JTAG initiated accesses to corresponding device's configuration space.</li> <li>This bit has no impact on memory transactions forwarded through the device (for example, memory transactions forwarded through the Device#0 p2p bridge, to the PCI Express link)</li> <li>This bit has no impact on IO transactions forwarded through the pCI Express/DMI link.</li> <li>This bit has no impact on messages forwarded to/through the device (for example, messages forwarded through a PCI-to-PCI bridge to PCI Express link)</li> </ul> |

#### (Sheet 2 of 3)

#### (Sheet 3 of 3)

| Register<br>Device:<br>Function<br>Offset: | 8    |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------------------------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 3                                          | RWL  | 0       | <ul> <li>Hide_Dev3</li> <li>When set, hide Device 3</li> <li>This bit has no impact on any configuration transactions that target the secondary side of a device that is a PCI-to-PCI bridge.</li> <li>This bit has no effect on JTAG initiated accesses to corresponding device's configuration space.</li> <li>This bit has no impact on memory transactions targeting the device or memory transactions forwarded through the device.</li> <li>This bit has no impact on IO transactions forwarded through the device to the PCI Express/DMI link.</li> <li>This bit has no impact on messages forwarded to/through the device (for example, messages forwarded through a PCI-to-PCI bridge to PCI Express link)</li> </ul>                                              |
| 2:1                                        | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0                                          | RWL  | 0       | <ul> <li>Hide_Dev0</li> <li>When set, hide Device 0</li> <li>This bit has no impact on any configuration transactions that target the secondary side of the PCI-to-PCI bridge</li> <li>This bit has no effect on JTAG initiated accesses to corresponding device configuration space</li> <li>This bit has no impact on memory transactions forwarded through the device (for example, memory transactions forwarded through the Device 0 PCI-to-PCI bridge, to the PCI Express link)</li> <li>This bit has no impact on IO transactions forwarded through the device to the PCI Express/DMI link.</li> <li>This bit has no impact on messages forwarded to/through the device (for example, messages forwarded through a PCI-to-PCI bridge to PCI Express link)</li> </ul> |



#### 3.4.4.9 DEVHIDE2—Device Hide 2 Register

This register provides a method to hide the PCI configuration space of devices inside IIO, from the host initiated configuration accesses. This register does not impact JTAG initiated accesses to the corresponding device's configuration space.

When set (for each device), all PCI configuration accesses from Intel QuickPath Interconnect targeting the corresponding device's configuration space inside the Integrated I/O (IIO) are master aborted. When clear, configuration accesses targeting the device's configuration space are allowed.

*Note:* If software hides Function 0 in Device 8, it needs to hide all functions within that device to comply with PCI rules.

| Device: | Function: 0 |          |                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|---------|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit     | Attr        | Default  | Description                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 31:7    | RV          | 0000000h | Reserved                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 6       | RV          | Ob       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
| 5       | RWLB        | Ob       | <ul> <li>Hide_Dev8_Fun2</li> <li>When set, hide Device 8/Function 2.</li> <li>1. This bit has no effect on JTAG initiated accesses to corresponding device's configuration space.</li> <li>2. This bit has no impact on memory transactions targeting the device.</li> </ul>                                                                                                                                |  |  |
| 4       | RWLB        | Ob       | <ul> <li>Hide_Dev8_Fun1</li> <li>When set, hide Device 8/Function 1.</li> <li>1. This bit has no effect on JTAG initiated accesses to corresponding device's configuration space.</li> <li>2. This bit has no impact on memory transactions targeting the device.</li> </ul>                                                                                                                                |  |  |
| 3       | RWLB        | Ob       | <ul> <li>Hide_Dev8_Fun0</li> <li>When set, hide Device 8/Function 0.</li> <li>1. This bit has no effect on JTAG initiated accesses to corresponding device's configuration space.</li> <li>2. This bit has no impact on memory transactions targeting the device.</li> <li>Note: If Dev8_Fun0 is hidden, then other functions within this device should also be hidden to comply with PCI rules.</li> </ul> |  |  |
| 2:0     | RV          | 0h       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |



#### 3.4.4.10 IIOBUSNO-IIO Internal Bus Number

| Registe<br>Device:<br>Functio<br>Offset: | 8    | BUSNO   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------------------------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                      | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 15:9                                     | RV   | 00h     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 8                                        | RW   | Ob      | <ul> <li>Valid</li> <li>0 = The IIO claims PCI configuration access to its internal devices (device/function) defined in Table 3-1, "Functions Handled by the Processor Integrated I/O (IIO)" with ANY Bus number, regardless of bits[7:0] of this register.</li> <li>1 = The IIO (Integrated I/O) claims PCI configuration access to its internal devices (device/function) defined in Table 3-1, "Functions Handled by the Processor Integrated I/O (IIO)" with the Bus number defined in bits[7:0] of this register only.</li> <li>Since the processor does not support values other than 00 for the bus number, BIOS should set this bit to 1 to prevent the bus number from changing.</li> </ul> |
| 7:0                                      | RW   | 00h     | Internal bus number of IIO (Integrated I/O)<br>This field is used to compare against the bus # in the Intel QuickPath<br>Interconnect configuration tx and decide if the access is to the IIO internal<br>devices or if it goes out to a bus hierarchy below the IIO's internal bus.<br>This register is programmed once at boot time and does not change after that.<br>For the processor, the default value of 00h is the only valid setting.                                                                                                                                                                                                                                                       |

#### 3.4.4.11 LMMIOL.BASE—Local MMIOL Base

| Device:                      | Function: 0 |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|------------------------------|-------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit Attr Default Description |             |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 15:8                         | RW          | 00h | Local MMIOL Base Address<br>This field corresponds to A[31:24] of MMIOL base address. An inbound or<br>outbound memory address that satisfies 'local MMIOL base[15:8] ≤ A[31:24] ≤<br>local MMIOL limit[15:8]' is treated as a local peer-to-peer transaction that<br>does not cross an Intel QuickPath Interconnect link.<br>Setting LMMIOL.BASE greater than LMMIOL.LIMIT disables local MMIOL peer-<br>to-peer.<br>This register is programmed once at boot time and does not change after that. |  |  |
| 7:0                          | RO          | 0h  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |



#### 3.4.4.12 LMMIOL.LIMIT—Local MMIOL Limit

| Register: LMMIOL.LIMIT<br>Device: 8<br>Function: 0<br>Offset: 10Eh |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|--------------------------------------------------------------------|----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit Attr Default Description                                       |    |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 15:8                                                               | RW | 00h | Local MMIOL Limit Address<br>This field corresponds to A[31:24] of MMIOL limit. An inbound or outbound<br>memory address that satisfies 'local MMIOL base[15:8] ≤ A[31:24] ≤ local<br>MMIOL limit[15:8]' is treated as a local peer-to-peer transaction that does not<br>cross an Intel QuickPath Interconnect link.<br>Setting LMMIOL.BASE greater than LMMIOL.LIMIT disables local MMIOL peer-<br>to-peer.<br>This register is programmed once at boot time and does not change after that. |  |
| 7:0                                                                | RO | 0h  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |

#### 3.4.4.13 LMMIOH.BASE—Local MMIOH Base

| Device:                      | Function: 0 |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|------------------------------|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit Attr Default Description |             |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 15:10                        | RW          | 00h | Local MMIOH Base Address<br>This field corresponds to A[31:26] of MMIOH base. An inbound or outbound<br>memory address that satisfies 'local MMIOH base upper[31:0]::local MMIOH<br>base[15:10] ≤ A[63:26] ≤ local MMIOH limit upper[31:0]::local MMIOH<br>limit[15:10]' is treated as a local peer-to-peer transaction that does not cross<br>an Intel QuickPath Interconnect link.<br>Setting LMMIOH.BASEU::LMMIOH.BASE greater than<br>LMMIOH.LIMITU::LMMIOH.LIMIT disables local MMIOH peer-to-peer.<br>This register is programmed once at boot time and does not change after that. |  |  |
| 9:0                          | RO          | 0h  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |

#### 3.4.4.14 LMMIOH.LIMIT—Local MMIOH Limit

| Register:LMMIOH.LIMITDevice:8Function:0Offset:112h |    |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|----------------------------------------------------|----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit Attr Default Description                       |    |      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 15:10                                              | RW | 00h  | Local MMIOH Limit Address<br>This field corresponds to A[31:26] of MMIOH limit. An inbound or outbound<br>memory address that satisfies 'local MMIOH base upper[31:0]::local MMIOH<br>base[15:10] ≤ A[63:26] ≤ local MMIOH limit upper[31:0]::local MMIOH<br>limit[15:10]' is treated as local a peer-to-peer transactions that does not cross<br>an Intel QuickPath Interconnect link.<br>Setting LMMIOH.BASEU::LMMIOH.BASE greater than<br>LMMIOH.LIMITU::LMMIOH.LIMIT disables local MMIOH peer-to-peer.<br>This register is programmed once at boot time and does not change after that. |  |
| 9:0                                                | RO | 000h | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |



#### 3.4.4.15 LMMIOH.BASEU—Local MMIOH Base Upper

| Register:LMMIOH.BASEUDevice:8Function:0Offset:114h |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|----------------------------------------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 31:19                                              | RO   | 0000h   | This field corresponds to address A[63:51] of the local MMIOH range and is always 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 18:0                                               | RW   | 00000h  | Local MMIOH Base Upper Address<br>This field corresponds to A[50:32] of MMIOH base. An inbound or outbound<br>memory address that satisfies 'local MMIOH base upper[31:0]::local MMIOH<br>base[15:10] ≤ A[63:26] ≤ local MMIOH limit upper[31:0]::local MMIOH<br>limit[15:10]' is treated as a local peer-to-peer transaction that does not cross<br>an Intel QuickPath Interconnect link.<br>Setting LMMIOH.BASEU::LMMIOH.BASE greater than<br>LMMIOH.LIMITU::LMMIOH.LIMIT disables local MMIOH peer-to-peer.<br>This register is programmed once at boot time and does not change after that. |  |

#### 3.4.4.16 LMMIOH.LIMITU—Local MMIOH Limit Upper

| Device: | Function: 0 |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|---------|-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit     | Attr        | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 31:19   | RO          | 0000h   | This field corresponds to address A[63:51] of the local MMIOH range and is always 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 18:0    | RW          | 00000h  | <b>Local MMIOH Limit Upper Address</b><br>This field corresponds to A[50:32] of MMIOH limit. An inbound or outbound<br>memory address that satisfies 'local MMIOH base upper[31:0]::local MMIOH<br>base[15:10] $\leq$ A[63:26] $\leq$ local MMIOH limit upper[31:0]::local MMIOH<br>limit[15:10]' is treated as local a peer-to-peer transactions that does not cross<br>an Intel QuickPath Interconnect link.<br>Setting LMMIOH.BASEU::LMMIOH.BASE greater than<br>LMMIOH.LIMITU::LMMIOH.LIMIT disables local MMIOH peer-to-peer.<br>This register is programmed once at boot time and does not change after that. |  |  |

#### 3.4.4.17 LCFGBUS.BASE—Local Configuration Bus Number Base Register

| Device: | Function: 0 |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|---------|-------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit     | Attr        | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 7:0     | RW          | 00h     | Local Configuration Bus Number Base<br>This field corresponds to base bus number of bus number range allocated to<br>the hierarchy below the Intel QuickPath Interconnect link. An inbound or<br>outbound configuration tx falls within the local bus number range if 'Local Bus<br>Number Base [7:0] ≤ Bus Number[7:0] ≤ Local Bus Number Limit [7:0]' and<br>such transactions are treated as local peer-to-peer transactions that do not<br>cross an Intel QuickPath Interconnect link.<br>Setting LCFGBUS.BASE greater than LCFGBUS.LIMIT disables local peer-to-<br>peer configuration cycles.<br>This register is programmed once at boot time and does not change after that. |  |  |  |



## 3.4.4.18 LCFGBUS.LIMIT—Local Configuration Bus Number Limit Register

| Register:       LCFGBUS.LIMIT         Device:       8         Function:       0         Offset:       11Dh |                              |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|------------------------------------------------------------------------------------------------------------|------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                                                                                        | Bit Attr Default Description |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 7:0                                                                                                        | RW                           | 00h | Local Configuration Bus Number Limit<br>This field corresponds to Limit bus number of bus number range allocated to<br>the hierarchy below the Intel QuickPath Interconnect link. An inbound or<br>outbound configuration falls within the local bus number range if 'Local Bus<br>Number Base [7:0] ≤ Bus Number[7:0] ≤ Local Bus Number Limit [7:0]' and<br>such transactions are treated as local peer-to-peer transactions that do not<br>cross an Intel QuickPath Interconnect link.<br>Setting LCFGBUS.BASE greater than LCFGBUS.LIMIT disables local peer-to-<br>peer configuration cycles.<br>This register is programmed once at boot time and does not change after that. |  |  |

#### 3.4.4.19 GMMIOL.BASE—Global MMIOL Base

| Register:GMMIOL.BASEDevice:8Function:0Offset:124h |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|---------------------------------------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                               | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| 15:8                                              | RW   | 00h     | Global MMIOL Base Address<br>This field corresponds to A[31:24] of global MMIOL base. An inbound or<br>outbound memory address that satisfies 'global MMIOL base[15:8] ≤ A[31:24]<br>≤ global MMIOL limit[15:8]' but is outside of the local MMIOL range is treated<br>as a remote peer memory transaction over Intel QuickPath Interconnect.<br>Setting GMMIOL.BASE greater than GMMIOL.LIMIT disables global MMIOL<br>peer-to-peer.<br>This register is programmed once at boot time and does not change after that. |  |
| 7:0                                               | RO   | 00h     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |

#### 3.4.4.20 GMMIOL.LIMIT—Global MMIOL Limit

| Register<br>Device:<br>Functior<br>Offset: | 8    | MIOL.LIMIT<br>h |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------------------|------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 15:8                                       | RW   | 00h             | Global MMIOL Limit Address<br>This field corresponds to A[31:24] of global MMIOL limit. An inbound or<br>outbound memory address that satisfies 'global MMIOL base[15:8] ≤ A[31:24]<br>≤ global MMIOL limit[15:8]' but is outside of the local MMIOL range is treated<br>as a remote peer-to-peer transaction over Intel QuickPath Interconnect link.<br>Setting GMMIOL.BASE greater than GMMIOL.LIMIT disables global MMIOL<br>peer-to-peer.<br>This register is programmed once at boot time and does not change after that. |
| 7:0                                        | RO   | 00h             | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |



#### 3.4.4.21 GMMIOH.BASE—Global MMIOH Base

| Register<br>Device:<br>Function<br>Offset: | 8    | MIOH.BASE |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------------------------------------|------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 15:10                                      | RW   | 00h       | Global MMIOH Base Address<br>This field corresponds to A[31:26] of global MMIOH base. An inbound or<br>outbound memory address that satisfies 'global MMIOH base<br>upper[31:0]::global MMIOH base[15:10] ≤ A[63:26] ≤ global MMIOH limit<br>upper[31:0]::global MMIOH limit[15:10]' but is outside of the local MMIOH<br>range is treated as a remote peer-to-peer transaction over Intel QuickPath<br>Interconnect link.<br>Setting GMMIOH.BASEU::GMMIOH.BASE greater than<br>GMMIOH.LIMITU::GMMIOH.LIMIT disables global MMIOH peer-to-peer.<br>This register is programmed once at boot time and does not change after that. |
| 9:0                                        | RO   | 000h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

#### 3.4.4.22 GMMIOH.LIMIT—Global MMIOH Limit

| Register<br>Device:<br>Functior<br>Offset: | 8  | MIOH.LIMIT<br>h |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------------------------------------|----|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Attr Default Description               |    |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 15:10                                      | RW | 00h             | Global MMIOH Limit Address<br>This field corresponds to A[31:26] of global MMIOH limit. An inbound or<br>outbound memory address that satisfies 'global MMIOH base<br>upper[31:0]::global MMIOH base[15:10] < A[63:26] < global MMIOH limit<br>upper[31:0]::global MMIOH limit[15:10]' but is outside of the local MMIOH<br>range is treated as a remote peer-to-peer transaction over Intel QuickPath<br>Interconnect link.<br>Setting GMMIOH.BASEU::GMMIOH.BASE greater than<br>GMMIOH.LIMITU::GMMIOH.LIMIT disables global MMIOH peer-to-peer.<br>This register is programmed once at boot time and does not change after that. |
| 9:0                                        | RO | 000h            | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



#### 3.4.4.23 GMMIOH.BASEU—Global MMIOH Base Upper

| Device: | Function: 0 |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|---------|-------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit     | Attr        | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 31:19   | RO          | 0h      | This field corresponds to address A[63:51] of the global MMIOH range and is always 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 18:0    | RW          | Oh      | Global MMIOH Base Upper Address<br>This field corresponds to A[50:32] of global MMIOH base. An inbound or<br>outbound memory address that satisfies 'global MMIOH base<br>upper[31:0]::global MMIOH base[15:10] < A[63:26] < global MMIOH limit<br>upper[31:0]::global MMIOH limit[15:10]' but is outside of the local MMIOH<br>range is treated as a remote peer-to-peer transaction over Intel QuickPath<br>Interconnect link.<br>Setting GMMIOH.BASEU::GMMIOH.BASE greater than<br>GMMIOH.LIMITU::GMMIOH.LIMIT disables global MMIOH peer-to-peer.<br>This register is programmed once at boot time and does not change after that. |  |  |

## 3.4.4.24 GMMIOH.LIMITU—Global MMIOH Limit Upper

| Register<br>Device:<br>Function<br>Offset: | 8    | MIOH.LIMITU<br>h |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------------------------------|------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 31:19                                      | RO   | 0h               | This field corresponds to address A[63:51] of the global MMIOH range and is always 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 18:0                                       | RW   | Oh               | Global MMIOH Limit Upper Address<br>This field corresponds to A[51:32] of global MMIOH limit. An inbound or<br>outbound memory address that satisfies 'global MMIOH base<br>upper[31:0]::global MMIOH base[15:10] ≤ A[63:26] ≤ global MMIOH limit<br>upper[31:0]::global MMIOH limit[15:10]' but is outside of the local MMIOH<br>range is treated as a remote peer-to-peer transaction over Intel QuickPath<br>Interconnect link.<br>Setting GMMIOH.BASEU::GMMIOH.BASE greater than<br>GMMIOH.LIMITU::GMMIOH.LIMIT disables global MMIOH peer-to-peer.<br>This register is programmed once at boot time and does not change after that. |

#### 3.4.4.25 GCFGBUS.BASE—Global Configuration Bus Number Base Register

| Register<br>Device:<br>Function<br>Offset: | 8    | GBUS.BASE |                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------------------------------------|------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 7:0                                        | RW   | Oh        | Global Configuration Bus Number Base<br>This field corresponds to base bus number of bus number range that spans all<br>IIOs in a partition. An inbound or outbound configuration tx that satisfies<br>'Global Bus Number Base [7:0] $\leq$ Bus Number[7:0] $\leq$ Global Bus Number Limit<br>[7:0]' but is outside of the local bus number range is treated as a remote<br>peer-to-peer transaction over Intel QuickPath Interconnect link. |



#### 3.4.4.26 GCFGBUS.LIMIT—Global Configuration Bus Number Limit Register

| Register:GCFGBUS.LIMITDevice:8Function:0Offset:135h |      |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|-----------------------------------------------------|------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                                 | Attr | ttr Default Description |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 7:0                                                 | RW   | FFh                     | Global Configuration Bus Number Limit<br>This field corresponds to limit bus number of bus number range allocated<br>across all IIOs in the partition. An inbound or outbound configuration that<br>satisfies 'Global Bus Number Base [7:0] ≤ Bus Number[7:0] ≤ Global Bus<br>Number Limit [7:0]' but is outside of the low bus number range is treated as a<br>remote peer-to-peer transaction over Intel QuickPath Interconnect link.<br>This register is programmed once at boot time and does not change after that. |  |  |

### 3.4.4.27 MESEGBASE—Intel<sup>®</sup> Management Engine (Intel<sup>®</sup> ME) Memory Region Base

The MESEGBASE and MESEGMASK registers are used for protecting Intel<sup>®</sup> Management Engine (Intel ME) stolen memory from processor accesses.

| Device: | Function: 0 |                        |                                                                                                              |  |  |  |
|---------|-------------|------------------------|--------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit     | Attr        | tr Default Description |                                                                                                              |  |  |  |
| 63:36   | RV          | 0                      | Reserved                                                                                                     |  |  |  |
| 35:19   | RWL         | 1FFFFh                 | Base address of ME SEG<br>Must be 4-MB aligned. This field is controlled by Bit 10 of MESEGMASK<br>register. |  |  |  |
| 18:0    | RV          | 0                      | Reserved                                                                                                     |  |  |  |

## 3.4.4.28 MESEGMASK—Intel<sup>®</sup> ME Memory Region Mask

| Register:<br>Device:<br>Function:<br>Offset: | evice: 8<br>unction: 0 |         |                                                                                                                                                   |  |  |
|----------------------------------------------|------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                          | Attr                   | Default | Description                                                                                                                                       |  |  |
| 63:36                                        | RV                     | 0       | Reserved                                                                                                                                          |  |  |
| 35:19                                        | RWL                    | 0       | Which bits must match the MESEGBASE in order to be inside the Intel ME memory region                                                              |  |  |
| 18:12                                        | RV                     | 0       | Reserved                                                                                                                                          |  |  |
| 11                                           | RWO                    | 0       | Enable for Intel ME memory region                                                                                                                 |  |  |
| 10                                           | RWO                    | 0       | Lock for Intel ME memory region base/mask. This bit is only cleared upon a reset. MESEGMASK and MESEGBASE cannot be changed once this bit is set. |  |  |
| 9:0                                          | RV                     | 0       | Reserved                                                                                                                                          |  |  |



# 3.4.4.29 VTBAR—Base Address Register for Intel<sup>®</sup> VT-d Chipset Registers

| Register<br>Device:<br>Functior<br>Offset: | 8    |         |                                                                                                                                                                                                                                                                                                                                       |
|--------------------------------------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default | Description                                                                                                                                                                                                                                                                                                                           |
| 31:13                                      | RWL  | 00000h  | Intel VT-d Chipset Base Address<br>This field provides an aligned 8-K base address for IIO registers relating to<br>Intel VT-d. All inbound accesses to this region are completer aborted by the<br>IIO.<br>This is programmed once at boot time and does not change after that.<br>This field may be locked as RO in Intel TXT mode. |
| 12:1                                       | RV   | 000h    | Reserved                                                                                                                                                                                                                                                                                                                              |
| 0                                          | RWL  | 0       | Intel VT-d Chipset Base Address Enable<br>Enables the VTBAR register.<br>This bit is RO when VTGENCTRL[15]=1 OR may be locked as RO in Intel TXT<br>mode, else this bit is RW.                                                                                                                                                        |



# 3.4.4.30 VTGENCTRL—Intel<sup>®</sup> VT-d General Control Register

| Register<br>Device:<br>Function<br>Offset: | 8    | NCTRL   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 15                                         | RWO  | Ob      | <b>Lock Intel VT-d</b><br>When this bit is 0, the VTBAR[0] is RWL (where the lock functionality is described in VTBAR register). When this bit is 0, VTBAR[0] is RO.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 14:11                                      | RV   | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 10:8                                       | RWL  | 111b    | Isoch GPA_LIMIT<br>Represents the guest virtual addressing limit for the Isoch Intel VT-d<br>engine.<br>000–011 = Reserved<br>100 = 2^36 (that is, Bits 35:0)<br>101 = 2^37<br>110 = 2^38<br>111 = 2^39<br>When Intel VT-d translation is enabled on the isoch Intel VT-d engine, all<br>incoming guest addresses from isochronous device, that go beyond the<br>limit specified in this register will be aborted by the IIO and a UR response<br>returned. This register is not used when translation is not enabled. Note<br>that 'translated' and 'pass-through' addresses are in the 'host-addressing'<br>domain and NOT 'guest-addressing' domain and hence GPA_LIMIT checking<br>on those accesses are bypassed and instead HPA_LIMIT checking applies.<br>This field may be locked as RO in Intel TXT mode                                                              |
| 7:4                                        | RWL  | Oh      | Isoch/Non-Isoch HPA_LIMIT<br>Represents the host processor addressing limit<br>0000 = 2^36 (that is, Bits 35:0)<br>0001 = 2^37 (that is, Bits 36:0)<br><br>1111 = 2^51 (that is, Bits 50:0)<br>When Intel VT-d translation is enabled on an Intel VT-d engine (isoch or<br>non-isoch), all host addresses (during page walks) that go beyond the limit<br>specified in this register will be aborted by IIO. Note that pass-through<br>accesses carry the host-address directly in the access and are subject to<br>this check as well.<br>This field may be locked as RO in Intel TXT mode                                                                                                                                                                                                                                                                                    |
| 3:0                                        | RWL  | 8h      | Non-Isoch GPA_LIMIT         Represents the guest virtual addressing limit for the non-Isoch Intel VT-d engine.         0000 = 2^40 (that is, Bits 39:0)         0001 = 2^41 (that is, Bits 40:0)         0111 = 2^47         1000 = 2^48         1001-1111 = Reserved         When Intel VT-d translation is enabled, all incoming guest addresses from PCI Express, associated with the non-isoch Intel VT-d engine, that go beyond the limit specified in this register will be aborted by IIO and a UR response returned. This register is not used when translation is not enabled. Note that 'translated' and 'pass-through' addresses are in the 'host-addressing' domain and NOT 'guest-addressing' domain and hence GPA_LIMIT checking on those accesses are bypassed and instead HPA_LIMIT checking applies.         This field may be locked as RO in Intel TXT mode |



## 3.4.4.31 VTISOCHCTRL—Intel VT-d Isoch Related Control Register

| Register:<br>Device:<br>Function<br>Offset: | 8    | OCHCTRL |                                                                                                                                                    |
|---------------------------------------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                         | Attr | Default | Description                                                                                                                                        |
| 31:5                                        | RV   | 0       | Reserved                                                                                                                                           |
| 4:2                                         | RWL  | 0       | Number of Isoch cache entries when Isoch Intel VT-d engine is enabled:<br>000 = 0 entries<br>001 = 1 entry<br>010 = 2 entries<br>Others = Reserved |
| 1                                           | RWL  | 0       | 2 entries for isochronous Desc<br>This field may be locked as RO in Intel TXT mode                                                                 |
| 0                                           | RWL  | 1       | Steer isochronous to non-isochronous Intel VT-d engine<br>This field may be locked as RO in Intel TXT mode                                         |

#### 3.4.4.32 VTGENCTRL2—Intel VT-d General Control 2 Register

| Register<br>Device:<br>Functior<br>Offset: | 8    | NCTRL2  |                                                                                                                                                                                                                                                                                                                                        |
|--------------------------------------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default | Description                                                                                                                                                                                                                                                                                                                            |
| 31:11                                      | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                               |
| 10:7                                       | RWL  | Fh      | LRU Timer                                                                                                                                                                                                                                                                                                                              |
| 6:5                                        | RWL  | 01      | Prefetch Control         This field controls which Intel VT-d reads are to be considered for prefetch/snarf/reuse in the Intel QuickPath Interconnect buffers.         00 = Prefetch/snarf/reuse is disabled.         01 = Prefetch/snarf/reuse is enabled for all leaf/non-leaf Intel VT-d page walk reads.         Others = Reserved |
| 4                                          | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                               |
| 3                                          | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                               |
| 2                                          | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                               |
| 1                                          | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                               |
| 0                                          | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                               |



# 3.4.4.33 VTSTS—Intel<sup>®</sup> VT-d Status Register

| Register: VTSTS<br>Device: 8<br>Function: 0<br>Offset: 190h |       |           |                                       |
|-------------------------------------------------------------|-------|-----------|---------------------------------------|
| Bit                                                         | Attr  | Default   | Description                           |
| 31:2                                                        | RV    | 00000000h | Reserved                              |
| 1                                                           | RW1CS | 0         | Interrupt Transaction Seen on VC1/VCp |
| 0                                                           | RW1CS | 0         | Reserved                              |

## 3.4.5 Semaphore and ScratchPad Registers (Dev:8, F:1)

#### 3.4.5.1 SR[0:3]—Scratch Pad Register 0-3 (Sticky)

| Register:SR[0:3]Device:8Function:1Offset:07Ch-088h by 4 |                          |    |                                                                                |  |  |
|---------------------------------------------------------|--------------------------|----|--------------------------------------------------------------------------------|--|--|
| Bit                                                     | Attr Default Description |    |                                                                                |  |  |
| 31:0                                                    | RWSLB                    | 0h | Scratch Pad – Sticky<br>Sticky scratch pad registers for firmware utilization. |  |  |

#### 3.4.5.2 SR[4:7]—Scratch Pad Register 4-7 (Sticky)

| Register:SR[4:7]Device:8Function:1Offset:08Ch-098h by 4 |       |         |                                                                                |  |  |
|---------------------------------------------------------|-------|---------|--------------------------------------------------------------------------------|--|--|
| Bit                                                     | Attr  | Default | Description                                                                    |  |  |
| 31:0                                                    | RWSLB | 0h      | Scratch Pad – Sticky<br>Sticky scratch pad registers for firmware utilization. |  |  |

#### 3.4.5.3 SR[8:11]—Scratch Pad Register 8-11 (Non-Sticky)

| Register:SR[8:11]Device:8Function:1Offset:09Ch-0A8h by 4 |      |         |                                                                                        |  |  |
|----------------------------------------------------------|------|---------|----------------------------------------------------------------------------------------|--|--|
| Bit                                                      | Attr | Default | Description                                                                            |  |  |
| 31:0                                                     | RWLB | 0h      | Scratch Pad — Non-Sticky<br>Non-sticky scratch pad registers for firmware utilization. |  |  |



#### 3.4.5.4 SR[12:15]—Scratch Pad Register 12-15 (Non-Sticky)

| Register:SR[12:15]Device:8Function:1Offset:0ACh-0B8h by 4 |      |         |                                                                                        |  |  |
|-----------------------------------------------------------|------|---------|----------------------------------------------------------------------------------------|--|--|
| Bit                                                       | Attr | Default | Description                                                                            |  |  |
| 31:0                                                      | RWLB | 0h      | Scratch Pad — Non-Sticky<br>Non-sticky scratch pad registers for firmware utilization. |  |  |

#### 3.4.5.5 SR[16:17]—Scratch Pad Register 16-17 (Non-Sticky)

| Register:SR[16:17]Device:8Function:1Offset:0BCh-0C0h by 4 |      |         |                                                                                        |  |  |
|-----------------------------------------------------------|------|---------|----------------------------------------------------------------------------------------|--|--|
| Bit                                                       | Attr | Default | Description                                                                            |  |  |
| 31:0                                                      | RWLB | 0h      | Scratch Pad — Non-Sticky<br>Non-sticky scratch pad registers for firmware utilization. |  |  |

#### 3.4.5.6 SR[18:23]—Scratch Pad Register 18-23 (Non-Sticky)

| Register:SR[18:23]Device:8Function:1Offset:0C4h-0D8h by 4 |      |         |                                                                                        |  |  |
|-----------------------------------------------------------|------|---------|----------------------------------------------------------------------------------------|--|--|
| Bit                                                       | Attr | Default | Description                                                                            |  |  |
| 31:0                                                      | RW   | 0h      | Scratch Pad — Non-Sticky<br>Non-sticky scratch pad registers for firmware utilization. |  |  |

#### 3.4.5.7 CWR[0:3]—Conditional Write Registers 0-3

| Device<br>Functi | Register:CWR[0:3]Device:8Function:1Offset:ODCh-0E8h by 4 |         |                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|------------------|----------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit              | Attr                                                     | Default | Description                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 31:0             | RWSLB                                                    | Oh      | <b>Conditional Write</b><br>These registers are physically mapped to scratch pad registers. A read from CWR[n] reads SR[n]. A write to CWR[n] writes SR[n] if SR[n][0] = 0 before the write, and has no effect otherwise. The registers provide firmware with synchronization variables (semaphores) that are overloaded onto the same physical registers as SR. |  |  |  |



## 3.4.5.8 CWR[4:7]—Conditional Write Registers 4-7

| Device<br>Functi | Register:CWR[4:7]Device:8Function:1Offset:0ECh-0F8h by 4 |         |                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|------------------|----------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit              | Attr                                                     | Default | Description                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 31:0             | RWSLB                                                    | Oh      | <b>Conditional Write</b><br>These registers are physically mapped to scratch pad registers. A read from CWR[n] reads SR[n]. A write to CWR[n] writes SR[n] if SR[n][0] = 0 before the write, and has no effect otherwise. The registers provide firmware with synchronization variables (semaphores) that are overloaded onto the same physical registers as SR. |  |  |  |

#### 3.4.5.9 CWR[8:11]—Conditional Write Registers 8-11

| Device<br>Functi | Register:CWR[8:11]Device:8Function:1Offset:OFCh, 104h -10Ch by 4 |         |                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|------------------|------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit              | Attr                                                             | Default | Description                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 31:0             | RWLB                                                             | Oh      | <b>Conditional Write</b><br>These registers are physically mapped to scratch pad registers. A read from CWR[n] reads SR[n]. A write to CWR[n] writes SR[n] if SR[n][0] = 0 before the write, and has no effect otherwise. The registers provide firmware with synchronization variables (semaphores) that are overloaded onto the same physical registers as SR. |  |  |  |

### 3.4.5.10 CWR[12:15]—Conditional Write Registers 12-15

| Device<br>Functi | Register:CWR[12:15]Device:8Function:1Offset:110h-11Ch by 4 |         |                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
|------------------|------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit              | Attr                                                       | Default | Description                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| 31:0             | RWLB                                                       | Oh      | <b>Conditional Write</b><br>These registers are physically mapped to scratch pad registers. A read from CWR[n] reads SR[n]. A write to CWR[n] writes SR[n] if SR[n][0] = 0 before the write, and has no effect otherwise. The registers provide firmware with synchronization variables (semaphores) that are overloaded onto the same physical registers as SR. |  |  |  |



## 3.4.5.11 CWR[16:17]—Conditional Write Registers 16-17

| Device<br>Functi | Register:CWR[16:17]Device:8Function:1Offset:18h-124h by 4 |         |                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|------------------|-----------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit              | Attr                                                      | Default | Description                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| 31:0             | RWLB                                                      | Oh      | <b>Conditional Write</b><br>These registers are physically mapped to scratch pad registers. A read from CWR[n] reads SR[n]. A write to CWR[n] writes SR[n] if SR[n][0] = 0 before the write, and has no effect otherwise. The registers provide firmware with synchronization variables (semaphores) that are overloaded onto the same physical registers as SR. |  |  |  |  |

## 3.4.5.12 CWR[18:23]—Conditional Write Registers 18-23

| Register:CWR[18:23]Device:8Function:1Offset:128h-13Ch by 4 |      |         |                                                                                                                                                                                                                                                                                                                                                                  |  |
|------------------------------------------------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                        | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                      |  |
| 31:0                                                       | RW   | Oh      | <b>Conditional Write</b><br>These registers are physically mapped to scratch pad registers. A read from CWR[n] reads SR[n]. A write to CWR[n] writes SR[n] if SR[n][0] = 0 before the write, and has no effect otherwise. The registers provide firmware with synchronization variables (semaphores) that are overloaded onto the same physical registers as SR. |  |

#### 3.4.5.13 IR[0:3]—Increment Registers 0-3

| Register: IR[0:3]<br>Device: 8<br>Function: 1<br>Offset: 140h-14Ch by 4 |       |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|-------------------------------------------------------------------------|-------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                                     | Attr  | ttr Default Description |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 31:0                                                                    | RWSLB | Oh                      | Increment<br>These registers are physically mapped to scratch pad registers. A read from IR[n]<br>reads SR[n] and then increments SR[n]. A write to IR[n] increments SR[n] while<br>the write data is unused. Increments within SR[n] for reads and writes roll over to<br>zero. The read or write and the increment side effect are atomic with respect to<br>other accesses. The registers provide firmware with synchronization variables<br>(semaphores) that are overloaded onto the same physical registers as SR. |  |



## 3.4.5.14 IR[4:7]—Increment Registers 4-7

| Device | Register: IR[4:7]<br>Device: 8<br>Function: 1<br>Offset: 150h-15Ch by 4 |  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|--------|-------------------------------------------------------------------------|--|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit    | Attr Default Description                                                |  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 31:0   | RWSLB                                                                   |  | Increment<br>These registers are physically mapped to scratch pad registers. A read from IR[n]<br>reads SR[n] and then increments SR[n]. A write to IR[n] increments SR[n] while<br>the write data is unused. Increments within SR[n] for reads and writes roll over to<br>zero. The read or write and the increment side effect are atomic with respect to<br>other accesses. The registers provide firmware with synchronization variables<br>(semaphores) that are overloaded onto the same physical registers as SR. |  |  |

#### 3.4.5.15 IR[8:11]—Increment Registers 8-11

| Device<br>Functio | Register:IR[8:11]Device:8Function:1Offset:160h-16Ch by 4 |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|-------------------|----------------------------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit               | Attr                                                     | Default Description |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 31:0              | RWLB                                                     | 0h                  | <b>Increment</b><br>These registers are physically mapped to scratch pad registers. A read from IR[n] reads SR[n] and then increments SR[n]. A write to IR[n] increments SR[n] while the write data is unused. Increments within SR[n] for reads and writes roll over to zero. The read or write and the increment side effect are atomic with respect to other accesses. The registers provide firmware with synchronization variables (semaphores) that are overloaded onto the same physical registers as SR. |  |  |

#### 3.4.5.16 IR[12:15]—Increment Registers 12-15

| Device<br>Functio | Register: IR[12:15]<br>Device: 8<br>Function: 1<br>Offset: 170h-17Ch by 4 |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|-------------------|---------------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit               | Attr                                                                      | Default Description |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 31:0              | RWLB                                                                      | 0h                  | Increment<br>These registers are physically mapped to scratch pad registers. A read from IR[n]<br>reads SR[n] and then increments SR[n]. A write to IR[n] increments SR[n] while<br>the write data is unused. Increments within SR[n] for reads and writes roll over to<br>zero. The read or write and the increment side effect are atomic with respect to<br>other accesses. The registers provide firmware with synchronization variables<br>(semaphores) that are overloaded onto the same physical registers as SR. |  |  |



## 3.4.5.17 IR[16:17]—Increment Registers 16-17

| Device<br>Functio | Register: IR[16:17]<br>Device: 8<br>Function: 1<br>Offset: 180h-184h by 4 |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|-------------------|---------------------------------------------------------------------------|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit               | Attr Default                                                              |    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| 31:0              | RWLB                                                                      | 0h | <b>Increment</b><br>These registers are physically mapped to scratch pad registers. A read from IR[n] reads SR[n] and then increments SR[n]. A write to IR[n] increments SR[n] while the write data is unused. Increments within SR[n] for reads and writes roll over to zero. The read or write and the increment side effect are atomic with respect to other accesses. The registers provide firmware with synchronization variables (semaphores) that are overloaded onto the same physical registers as SR. |  |  |

#### 3.4.5.18 IR[18:23]—Increment Registers 18-23

| Register: IR[18:23]<br>Device: 8<br>Function: 1<br>Offset: 188h-19Ch by 4 |      |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|---------------------------------------------------------------------------|------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                                                       | Attr | Default Description |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 31:0                                                                      | RW   |                     | <b>Increment</b><br>These registers are physically mapped to scratch pad registers. A read from IR[n] reads SR[n] and then increments SR[n]. A write to IR[n] increments SR[n] while the write data is unused. Increments within SR[n] for reads and writes roll over to zero. The read or write and the increment side effect are atomic with respect to other accesses. The registers provide firmware with synchronization variables (semaphores) that are overloaded onto the same physical registers as SR. |  |  |



## 3.4.6 System Control/Status Registers (Device 8, Function 2)

#### 3.4.6.1 SYSMAP—System Error Event Map Register

This register maps the error severity detected by the IIO to one of the system events.

| Register:       SYSMAP         Device:       8         Function:       2         Offset:       09Ch |      |         |                                                                                             |  |
|-----------------------------------------------------------------------------------------------------|------|---------|---------------------------------------------------------------------------------------------|--|
| Bit                                                                                                 | Attr | Default | Description                                                                                 |  |
| 31:7                                                                                                | RV   | 0       | Reserved                                                                                    |  |
| 6:4                                                                                                 | RWS  | 010     | Severity 1 Error Map<br>010 = Generate NMI<br>001 = Generate SMI<br>000 = No Inband Message |  |
| 3                                                                                                   | RV   | 0       | Reserved                                                                                    |  |
| 2:0                                                                                                 | RWS  | 010     | Severity O Error Map<br>010 = Generate NMI<br>001 = Generate SMI<br>000 = No Inband Message |  |

#### 3.4.6.2 GENMCA—Generate MCA

This register is used to generate an Intel<sup>®</sup> Scalable Memory Interconnect (Intel SMI) interrupt to the processor by firmware.

| Device: | Register:GENMCADevice:8Function:2Offset:0C4h |         |                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|---------|----------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit     | Attr                                         | Default | Description                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 31:1    | RO                                           | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 0       | RWS                                          | 0       | Generate Intel SMI<br>When this bit is set and transition from 0 to 1, Integrated I/O dispatches a<br>MCA interrupt defined in the error MCA configuration register to the<br>processor. This bit is cleared by hardware when Integrated I/O has<br>dispatched MCA to the Intel QuickPath Interconnect link.<br>This bit should never be set since the processor does not support MCA |  |  |



#### 3.4.6.3 SYRE—System Reset

This register controls IIO (Integrated I/O) Reset behavior. Any resets produced by a write to this register must be delayed until the configuration write is completed on the initiating interface (PCI Express, DMI, JTAG).

There is no "SOFT RESET" bit in this register. That function is invoked through the DMI interface. There are no Intel QuickPath Interconnect PCI Express gear ratio definitions in this register. The Intel QuickPath Interconnect frequencies are specified in the FREQ register. The PCI Express frequencies are automatically negotiated in-band.

| Device: | Function: 2 |         |                                                                                                                                                                                                                                         |  |  |  |
|---------|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit     | Attr        | Default | Description                                                                                                                                                                                                                             |  |  |  |
| 31:17   | RV          | 0       | Reserved                                                                                                                                                                                                                                |  |  |  |
| 16      | RV          | 0       | Reserved                                                                                                                                                                                                                                |  |  |  |
| 15      | RV          | 0       | Reserved                                                                                                                                                                                                                                |  |  |  |
| 14      | RV          | 0       | Reserved                                                                                                                                                                                                                                |  |  |  |
| 13:12   | RV          | 0       | Reserved                                                                                                                                                                                                                                |  |  |  |
| 11      | RW          | 0       | RSTMSK         0 = The Integrated I/O will perform the appropriate internal handshakes on<br>RSTIN# signal transitions to progress through the hard reset.         1 = Integrated I/O ignores RST_N, unaffected by the RST_N assertion. |  |  |  |
| 10      | RW          | 0       | <b>CPURESET</b><br>1 = IIO (Integrated I/O) asserts internal reset.<br>The IIO clears this bit when the CPURESET timer elapses.                                                                                                         |  |  |  |
| 9:1     | RV          | 0       | Reserved                                                                                                                                                                                                                                |  |  |  |
| 0       | RV          | 0       | Reserved                                                                                                                                                                                                                                |  |  |  |

### 3.4.7 Miscellaneous Registers (Dev:8, F:3)

#### 3.4.7.1 IIOSLPSTS\_L—IIO Sleep Status Low Register

| Register:IIOSLPSTS_LDevice:8Function:3Offset:64h |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------------------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                              | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 31:0                                             | ROS  | Oh      | SLPDUR_L: Sleep Duration Low<br>This is the lower 32 bits of the IIOSLPSTS register field that indicates the<br>number of clocks that the Integrated I/O (IIO) has been put to sleep. The IIO<br>will clear this register on entry into sleep state and will increment it for every<br>clock that the IIO is asleep. This combined with IIOSLPSTS_H provides 2^44<br>clocks worth of monitoring, or approximately 2^44*(1/133 MHz) = 131941s =<br>36.65 hours (maximum). |



## 3.4.7.2 IIOSLPSTS\_H—IIO Sleep Status High Register

| Device<br>Functio | Register:       IIOSLPSTS_H         Device:       8         Function:       3         Offset:       68h |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|-------------------|---------------------------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit               | Attr                                                                                                    | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 31:12             | RV                                                                                                      | 000h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 11:0              | ROS                                                                                                     | Oh      | SLPDUR_H: Sleep Duration High<br>This is the upper 12 bits of the IIOSLPSTS register field that indicates the<br>number of clocks that the IIO has been put to sleep. The IIO will clear this<br>register on entry into sleep state and will increments it for every clock that the<br>IIO is asleep. This combined with IIOSLPSTS_L provides 2^44 clocks worth of<br>monitoring, or approximately 2^44*(1/133 MHz) = 131941s = 36.65 hours<br>(maximum). |  |  |

## 3.4.7.3 PMUSTATE—Power Management State Register

| Device<br>Functio | Register:       PMUSTATE         Device:       8         Function:       3         Offset:       D8h |         |                                                                                                                                               |  |  |  |
|-------------------|------------------------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit               | Attr                                                                                                 | Default | Description                                                                                                                                   |  |  |  |
| 15                | RV                                                                                                   | 00h     | Reserved                                                                                                                                      |  |  |  |
| 14                | ROS                                                                                                  | 0h      | When set, this bit indicates that Intel QuickPath Interconnect has transitioned to L1.                                                        |  |  |  |
| 13                | ROS                                                                                                  | 0h      | When set, this bit indicates that the IIO has sent the DMI translated Req->C7 message to the PCH.                                             |  |  |  |
| 12                | ROS                                                                                                  | 0h      | When set, this bit indicates that the IIO has sent the DMI translated Req>C6 message to the PCH.                                              |  |  |  |
| 11                | ROS                                                                                                  | 0h      | When set, this bit indicates that the IIO has sent the DMI translated Req->C3 message to the PCH.                                             |  |  |  |
| 10                | ROS                                                                                                  | 0h      | When set, this bit indicates that the PCH has acknowledged that it is in C7                                                                   |  |  |  |
| 9                 | ROS                                                                                                  | 0h      | When set, this bit indicates that the PCH has acknowledged that it is in C6                                                                   |  |  |  |
| 8                 | ROS                                                                                                  | 0h      | Indicates that the PCH has acknowledged that it is in C3                                                                                      |  |  |  |
| 7:2               | RV                                                                                                   | 00h     | Reserved                                                                                                                                      |  |  |  |
| 1                 | ROS                                                                                                  | 0h      | Set when the IIO (Integrated I/O) detects a Req C0 message on Intel QuickPath Interconnect. Can remain set until the next Req(C3/6/7) message |  |  |  |
| 0                 | ROS                                                                                                  | 0h      | Indicates that the PCH has acknowledged the ReqC0 message by returning the InCO.Ack message on DMI                                            |  |  |  |



#### 3.4.7.4 CTSTS—Throttling Status Register

| Register:       CTSTS         Device:       8         Function:       3         Offset:       F4h |       |         |                                                                                                                                                                        |  |
|---------------------------------------------------------------------------------------------------|-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                                                               | Attr  | Default | Description                                                                                                                                                            |  |
| 7:2                                                                                               | RV    | 00h     | Reserved                                                                                                                                                               |  |
| 1                                                                                                 | RW1CS | 0       | Integrated I/O Throttling Event<br>This bit is asserted when a high temperature situation is signalled from the<br>processor uncore logic, and reset when de-asserted. |  |
| 0                                                                                                 | RV    | 0       | Reserved                                                                                                                                                               |  |

#### 3.4.7.5 CTCTRL—Throttling Control Register

| Register:CTCTRLDevice:8Function:3Offset:F7h |      |         |                                                                                                                                                                                     |  |  |
|---------------------------------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                         | Attr | Default | Description                                                                                                                                                                         |  |  |
| 7:4                                         | RV   | 00h     | Reserved                                                                                                                                                                            |  |  |
| 3                                           | RW   | 1h      | When set, this bit enables Force LOs on Tx links on PCI Express when an Integrated I/O (IIO) throttling event is signalled.<br>If not set, this feature is de-featured.             |  |  |
| 2                                           | RW   | 1h      | When set, throttling of Integrated I/O Intel QuickPath Interconnect occurs, when an Integrated I/O (IIO) throttling event is signalled.<br>If not set, this feature is de-featured. |  |  |
| 1                                           | RV   | 0h      | Reserved                                                                                                                                                                            |  |  |
| 0                                           | RV   | 0       | Reserved                                                                                                                                                                            |  |  |

# 3.5 Intel<sup>®</sup> VT-d Memory Mapped Registers

Intel VT-d registers are all addressed using aligned DWord or aligned QWord accesses. Any combination of bits is allowed within a DWord or QWord access. The Intel VT-d remap engine registers corresponding to the non-Isochronous port represented by Device 0, occupy the first 4 K of offset starting from the base address defined by VTBAR register. The Intel VT-d Isochronous remap engine registers occupies the second 4 K of offset starting from the base address.

#### Figure 3-2. Base Address of Intel<sup>®</sup> VT-d Remap Engines





# 3.5.1 Intel<sup>®</sup> VT-d Configuration Register Space (MMIO)

## Table 3-13. Intel<sup>®</sup> VT-d Memory Mapped Registers — 00h–FFh, 1000h–10FFh

| VER_REG                 | 00h | INV_QUEUE_HEAD_REG        | 80h |
|-------------------------|-----|---------------------------|-----|
|                         | 04h | INV_QUEUE_HEAD_REG        | 84h |
| CAP_REG                 | 08h | INV_QUEUE_TAIL_REG        | 88h |
| CAF_KEG                 | 0Ch | INV_COLOL_IAIL_REG        | 8Ch |
| EXTCAP_REG              | 10h | INV_QUEUE_ADD_REG         | 90h |
|                         | 14h | INV_COLOL_ADD_REG         | 94h |
| GLBCMD_REG              | 18h |                           | 98h |
| GLBSTS_REG              | 1Ch | INV_COMP_STATUS_REG       | 9Ch |
| ROOTENTRYADDR_REG       | 20h | INV_COMP_EVT_CTL_REG      | A0h |
| KOOTENTKTADDK_KEG       | 24h | INV_COMP_EVT_DATA_REG     | A4h |
| CTXCMD_REG              | 28h | INV_COMP_EVT_ADDR_REG     | A8h |
| CTACIMD_REG             | 2Ch | INV_COMP_EVT_UPRADDR_REG  | ACh |
|                         | 30h |                           | B0h |
| FLTSTS_REG              | 34h |                           | B4h |
| FLTEVTCTRL_REG          | 38h | INTR_REMAP_TABLE_BASE_REG | B8h |
| FLTEVTDATA_REG          | 3Ch | INTR_REWAR_TABLE_DAGL_REG | BCh |
| FLTEVTADDR_REG          | 40h |                           | C0h |
| FLTEVTUPRADDR_REG       | 44h |                           | C4h |
|                         | 48h |                           | C8h |
|                         | 4Ch |                           | CCh |
|                         | 50h |                           | D0h |
|                         | 54h |                           | D4h |
|                         | 58h |                           | D8h |
|                         | 5Ch |                           | DCh |
|                         | 60h |                           | E0h |
| PMEN_REG                | 64h |                           | E4h |
| PROT_LOW_BASE_REG       | 68h |                           | E8h |
| PROT_LOW_MEM_LIMIT_REG  | 6Ch |                           | ECh |
|                         | 70h |                           | F0h |
| PROT_HIGH_MEM_BASE_REG  | 74h |                           | F4h |
|                         | 78h |                           | F8h |
| PROT_HIGH_MEM_LIMIT_REG | 7Ch |                           | FCh |



| FLIRECO     100h     180h       104h     104h     184h       105h     180h     180h       105h     180h     180h       105h     190h     180h       106h     190h     180h       106h     190h     180h       106h     190h     190h       110h     190h     180h       120h     120h     180h       130h     130h     180h       130h     130h     180h       130h     180h     180h       140h     160h     160h       140h     160h     160h       160h     160h     160h       160h     160h     160h       160h     160h     160h       160h     160h <th>· · · · · · · · · · · · · · · · · · ·</th> <th>· · · · · · · · · · · · · · · · · · ·</th> <th></th> | · · · · · · · · · · · · · · · · · · · | · · · · · · · · · · · · · · · · · · · |      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------|------|
| FLTREC0108h188h10Ch180h10Ch180h110h190h114h199h114h199h110h190h110h190h110h190h110h190h110h190h110h190h110h190h110h190h110h190h110h190h110h190h120h140h130h188h130h188h130h188h130h180h130h180h130h180h130h180h130h180h130h180h130h180h130h180h130h180h130h180h130h180h130h180h130h180h130h180h130h180h130h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h </td <td></td> <td>100h</td> <td>180h</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       | 100h                                  | 180h |
| 108h         188h           100h         188h           110h         190h           110h         190h           118h         190h           120h         140h           128h         148h           128h         148h           128h         180h           128h         180h           130h         180h           138h         180h           138h         180h           138h         180h           138h         180h           144h         160h           144h         160h           160h         100h           160h         100h           158h         100h           160h         100h           160h         100h           160h         100h           160h         16h           160h         16h           160h                                                                | FLTRECO                               | 104h                                  | 184h |
| FLTREC1110h190h114h194h194h118h198h198h110h120h180hFLTREC2120h1A0h120h122h1A0h120h120h1A0h120h120h1A0h120h120h1A0h120h120h1A0h120h120h1A0h120h120h1A0h120h120h1A0h120h120h1A0h130h120h1B0h130h130h1B0h130h130h1B0h140h120h1C0hFLTREC4140h1C0h150h150h100hFLTREC5150h100h150h150h100h150h150h100h150h150h150h150h160h160h160h160h160h160h160h160h160h170h160h170h174h178h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | T LINEGO                              | 108h                                  | 188h |
| FLTREC1114h<br>118h<br>118h194h<br>198h110h100h190h110h120h140h124h128h140h120h120h140h120h130h180h130h180h180h130h180h180h130h180h180h130h180h180h130h180h180h130h180h180h140h100h100h140h100h100h150h100h100h150h100h100h150h100h100h150h100h100h150h100h100h150h100h100h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h </td <td></td> <td>10Ch</td> <td>18Ch</td>                                                                                                                                                                                                                                                                                                                                                                                                    |                                       | 10Ch                                  | 18Ch |
| FUTREC1118h198h110h110h190h120h120h140h128h128h148h120h120h140h130h180h180h138h180h180h138h180h180h138h180h180h138h180h180h160h100h100h150h100h100h150h100h100h150h150h100h150h150h100h150h150h100h150h150h100h150h150h100h150h150h100h150h150h100h150h150h100h150h150h100h150h150h160h150h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h <t< td=""><td></td><td>110h</td><td>190h</td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                |                                       | 110h                                  | 190h |
| 118h         198h           110h         198h           110h         190h           120h         140h           120h         140h           120h         140h           130h         180h           130h         100h           140h         16h           16h         100h           100h         10h           16h                                                                        | ELTREC1                               | 114h                                  | 194h |
| 120h1A0hFLTREC2124h1A4h128h126h1A6h120ch126h1A6h120ch130h180h130h134h184h138h136h186h136h136h160hFLTREC4140h100h140h100h100hFLTREC5150h100hFLTREC6156h100hFLTREC6160h100hFLTREC6160h160hFLTREC6164h164h160h160h160hFLTREC6170h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h1                                                                                                                                                                                                                                                                                                                                                                                                                                                   | TEINEOT                               | 118h                                  | 198h |
| FLIREC2124h1A4h128h148h120h140h130h180h134h134h134h184h138h188h130h180h130h180h130h180h130h180h130h180h140h100h140h100h140h100h160h100h150h100h150h100h150h100h150h100h150h100h160h100h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h </td <td></td> <td>11Ch</td> <td>19Ch</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                       | 11Ch                                  | 19Ch |
| FUREC2128h1A8h12Ch1ACh13Ch180h13Ah134h13Ah184h13Bh138h13Ch180h13Ch180h13Ch180h13Ch180h13Ch100h140h100h140h100h140h100h140h100h140h100h140h100h140h100h150h100h150h100h150h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h160h100h <td></td> <td>120h</td> <td>1A0h</td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                       | 120h                                  | 1A0h |
| 128h128h148h120h140h180h130h180h180h130h138h188h130h138h188h130h130h180h140h100h100h140h100h100h140h100h100h140h100h100h140h150h100h150h150h100h150h150h100h150h150h100h150h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h170h170h170h170h170h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ELTRECO                               | 124h                                  | 1A4h |
| 130h180h134h184h138h188h138h188h130h180h130h180h130h180h140h100h144h104h148h108h140h100h140h100h140h100h160h100h151h100h152h100h153h100h154h100h154h100h156h100h160h100h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | FLIRE02                               | 128h                                  | 1A8h |
| FLTREC3134h184h136h136h186h136h136h186h136h140h160h148h148h168h148h160h10h140h150h10h150h156h10h150h156h10h160h160h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h17h16h160h17h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h160h16h16h<                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                       | 12Ch                                  | 1ACh |
| FLTREC3138h188h13Ch18Ch18Ch13Ch140h10Ch144h144h10Ch140h14Ch10Ch140h16Ch10Ch150h10Dh10Dh150h10Dh10Dh150h10Dh10Dh150h10Dh10Dh150h10Dh10Dh150h10Dh10Dh150h10Dh10Dh160h10Dh10Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h16Dh16Dh160h <t< td=""><td></td><td>130h</td><td>1B0h</td></t<>                                                                                                                                                                                                                                                                                                                                                                                                                |                                       | 130h                                  | 1B0h |
| 138h       188h         132h       188h         132h       182h         132h       182h         140h       100h         144h       163h         142h       163h         142h       163h         142h       163h         152h       10h         162h       10h     <                                                                                                                                                       |                                       | 134h                                  | 1B4h |
| 140h100h144h104h144h104h148h108h140h100h160h100h158h104h158h108h150h100h160h100h160h160h160h160h160h168h168h168h160h160h160h160h160h168h160h168h160h168h160h168h160h168h160h168h160h168h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h160h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | FLIKEUS                               | 138h                                  | 1B8h |
| FLTREC4144h1C4h148h148h1C8h140h140h1C0h140h150h10hh158h158h108h158h160h10hh160h160h160h160h160h160h160h160h16hh160h160h16hh160h160h16hh160h160h16hh160h160h16hh160h160h16hh160h160h16hh160h160h16hh160h160h16hh160h160h16hh160h160h16hh160h16hh16hh170h170h16hh170h170h16hh170h170h16hh170h170h16hh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                       | 13Ch                                  | 1BCh |
| FLTREC4       148h       1C8h         14Ch       1CCh         14Ch       1C0h         15Ch       1D0h         158h       1D4h         158h       1D8h         158h       1D8h         158h       1D8h         158h       1D8h         160h       1D6h         160h       1E0h         168h       1E8h         168h       1E8h         168h       1E8h         168h       1E0h         168h       1E0h         168h       1E0h         160h       1E0h         160h       1E0h         168h       1E0h         168h       1E0h         160h       1E0h         160h       1E0h         170h       1F0h         178h       1F0h                                                                                                                                                                                                                                                                                                                                                                     |                                       | 140h                                  | 1C0h |
| 148h         108h           148h         100h           148h         100h           150h         100h           154h         104h           158h         104h           158h         104h           158h         108h           158h         108h           158h         108h           158h         108h           158h         108h           158h         108h           168h         160h           164h         164h           168h         168h           170h         170h           178h         178h                                                                                                                                                                                             | ELTRECA                               | 144h                                  | 1C4h |
| 150h       100h         FLTREC5       154h       104h         158h       108h       108h         15Ch       10Ch       10Ch         15Ch       10Ch       10Ch         16Ch       160h       160h         168h       168h       18h         160h       16Ch       18h         16Ch       16Ch       16Ch         170h       170h       160h         178h       178h       178h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | FLIRE04                               | 148h                                  | 1C8h |
| FLTREC5154h104h158h108h108h150h150h100h160h160h160h164h168h168h168h160h160h160h160h160h170h170h170h178h178h18h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       | 14Ch                                  | 1CCh |
| FLTREC5       158h       108h         15Ch       10Ch       10Ch         160h       160h       160h       160h         FLTREC6       168h       168h       18h         160h       160h       18h       18h         160h       160h       18h       18h         160h       160h       18h       18h         160h       160h       18h       18h         160h       170h       170h       174h         178h       178h       18h       18h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                       | 150h                                  | 1D0h |
| 158h     108h       15Ch     10Ch       160h     1E0h       164h     1E4h       168h     1E8h       168h     1E8h       160h     1E9h       168h     1E9h       174h     1F9h       178h     1F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ELTDECE                               | 154h                                  | 1D4h |
| 160h       1E0h         164h       1E4h         168h       1E8h         168h       1E8h         16Ch       1E0h         16Ch       1E0h         170h       1F0h         174h       1F4h         178h       1F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | FLIRECS                               | 158h                                  | 1D8h |
| FLTREC6       164h       1E4h         168h       1E8h       1E8h         16Ch       1ECh       1ECh         170h       170h       1F0h         174h       174h       1F4h         178h       178h       1F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                       | 15Ch                                  | 1DCh |
| FLTREC6     168h     1E8h       16Ch     1ECh       170h     1F0h       FLTREC7     174h     1F4h       178h     1F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                       | 160h                                  | 1E0h |
| 168h     1E8h       16Ch     1ECh       170h     1F0h       174h     1F4h       178h     1F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                       | 164h                                  | 1E4h |
| 170h         1F0h           FLTREC7         174h         1F4h           178h         178h         1F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | FLIKEGO                               | 168h                                  | 1E8h |
| FLTREC7 174h 1F4h 1F8h 1F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                       | 16Ch                                  | 1ECh |
| FLTREC7 178h 1F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                       | 170h                                  | 1F0h |
| 178h 1F8h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                       | 174h                                  | 1F4h |
| 17Ch 1FCh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | FLIKEG/                               | 178h                                  | 1F8h |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                       | 17Ch                                  | 1FCh |

## Table 3-14. Intel<sup>®</sup> VT-d Memory Mapped Registers — 100h–1FFh, 1100h–11FFh



|            | 200h | 280h |
|------------|------|------|
| INVADDRREG | 204h | 284h |
|            | 208h | 288h |
| IOTLBINV   | 20Ch | 28Ch |
|            | 210h | 290h |
|            | 214h | 294h |
|            | 218h | 298h |
|            | 21Ch | 29Ch |
|            | 220h | 2A0h |
|            | 224h | 2A4h |
|            | 228h | 2A8h |
|            | 22Ch | 2ACh |
|            | 230h | 2B0h |
|            | 234h | 2B4h |
|            | 238h | 2B8h |
|            | 23Ch | 2BCh |
|            | 240h | 2C0h |
|            | 244h | 2C4h |
|            | 248h | 2C8h |
|            | 24Ch | 2CCh |
|            | 250h | 2D0h |
|            | 254h | 2D4h |
|            | 258h | 2D8h |
|            | 25Ch | 2DCh |
|            | 260h | 2E0h |
|            | 264h | 2E4h |
|            | 268h | 2E8h |
|            | 26Ch | 2ECh |
|            | 270h | 2F0h |
|            | 274h | 2F4h |
|            | 278h | 2F8h |
|            | 27Ch | 2FCh |



## 3.5.2 Register Description

In the following sections, Intel VT-d registers [0] correspond to the non-isochronous Intel VT-d remap engine and registers [1] correspond to the Isochronous Intel VT-d remap engine.

#### 3.5.2.1 VTD\_VERSION[0:1]—Version Number Register

| Register<br>Addr:<br>BAR:<br>Offset: |      | VTD_VERSION[0:1]<br>MMIO<br>VTBAR<br>00h, 1000h |                |  |  |
|--------------------------------------|------|-------------------------------------------------|----------------|--|--|
| Bit                                  | Attr | Default                                         | Description    |  |  |
| 31:8                                 | RV   | 0h                                              | Reserved       |  |  |
| 7:4                                  | RO   | 1h                                              | Major Revision |  |  |
| 3:0                                  | RO   | 0h                                              | Minor Revision |  |  |



# 3.5.2.2 VTD\_CAP[0:1]—Intel<sup>®</sup> VT-d Chipset Capabilities Register

|                                      |      |                                              | (Sheet 1 of 2)                                                                                                                                                                                                                                                              |
|--------------------------------------|------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register<br>Addr:<br>BAR:<br>Offset: |      |                                              |                                                                                                                                                                                                                                                                             |
| Bit                                  | Attr | Default                                      | Description                                                                                                                                                                                                                                                                 |
| 63:56                                | RV   | 0                                            | Reserved                                                                                                                                                                                                                                                                    |
| 55:54                                | RO   | 11b                                          | Reserved                                                                                                                                                                                                                                                                    |
| 53:48                                | RO   | 09h                                          | Max Address Mask Value (MAMV)<br>IIO supports MAMV value of 9h.                                                                                                                                                                                                             |
| 47:40                                | RO   | Off: def<br>7h (non-<br>Isoch)<br>0h (Isoch) | Number of Fault Recording Registers<br>IIO supports 8 fault recording registers for non-isochronous Intel VT-d engine,<br>and 1 fault recording register for isochronous Intel VT-d engine.                                                                                 |
| 39                                   | RO   | 1                                            | Page Selective Invalidation<br>Supported in IIO (Integrated I/O)                                                                                                                                                                                                            |
| 38                                   | RV   | 0                                            | Reserved                                                                                                                                                                                                                                                                    |
| 37:34                                | RO   | 0h                                           | Reserved                                                                                                                                                                                                                                                                    |
| 33:24                                | RO   | 10h                                          | Fault Recording Register Offset<br>Fault registers are at offset 100h                                                                                                                                                                                                       |
| 23                                   | RWO  | Off:def<br>08h: 0<br>else: 1                 | Isoch<br>This bit is set to 1 for isochronous Intel VT-d engine and 0 for the non-<br>isochronous engine.                                                                                                                                                                   |
| 22                                   | RV   | 1                                            | Reserved                                                                                                                                                                                                                                                                    |
| 21:16                                | RO   | Off:def<br>08h: 2Fh<br>else: 26h             | MGAW<br>For non-isochronous Intel VT-d engine, this field is set based on the setting of<br>the Non-Isoch GPA_LIMIT field in the VTGENCTRL register. Similarly for isoch<br>Intel VT-d engine, this field is set by the Isoch GPA_LIMIT field of the<br>VTGENCTRL register. |
| 15                                   | RV   | 0h                                           | Reserved                                                                                                                                                                                                                                                                    |
| 14:13                                | RO   | 0h                                           | Reserved                                                                                                                                                                                                                                                                    |
| 12:8                                 | RO   | Off:def<br>08h: 4h<br>else: 2h               | SAGAW<br>IIO supports 3 level walks on the Isochronous Intel VT-d engine and 4 level<br>walks on the non-Isochronous Intel VT-d engine.                                                                                                                                     |
| 7                                    | RO   | 0                                            | TCM<br>IIO does not cache invalid pages.                                                                                                                                                                                                                                    |
| 6                                    | RO   | 1                                            | PHMR Support<br>IIO supports protected high memory range.                                                                                                                                                                                                                   |
| 5                                    | RO   | 1                                            | PLMR Support<br>IIO supports protected low memory range.                                                                                                                                                                                                                    |
| 4                                    | RO   | 0                                            | Reserved                                                                                                                                                                                                                                                                    |
| 3                                    | RO   | 0                                            | Advanced Fault Logging<br>IIO does not support advanced fault logging.                                                                                                                                                                                                      |
| 2:0                                  | RO   | 010b                                         | Number of Domains Supported<br>IIO supports 256 domains with 8-bit domain ID                                                                                                                                                                                                |

(Sheet 1 of 2)



# 3.5.2.3 EXT\_VTD\_CAP[0:1]—Extended Intel<sup>®</sup> VT-d Capability Register

| Register:EXT_VTD_CAP[0:1]Addr:MMIOBAR:VTBAROffset:10h, 1010h |      |                                          |                                                                                                                                                                                                                                                                                       |  |
|--------------------------------------------------------------|------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                          | Attr | Default                                  | Description                                                                                                                                                                                                                                                                           |  |
| 63:24                                                        | RV   | 0                                        | Reserved                                                                                                                                                                                                                                                                              |  |
| 23:20                                                        | RO   | Fh                                       | Max Handle Mask Value<br>IIO supports all 16 bits of handle being masked.<br>Note: IIO always performs global interrupt entry invalidation on any interrupt<br>cache invalidation command and h/w never really looks at the mask value.                                               |  |
| 19:18                                                        | RV   | 0                                        | Reserved                                                                                                                                                                                                                                                                              |  |
| 17:8                                                         | RO   | 20h                                      | Invalidation Unit Offset<br>IIO has the invalidation registers at offset 200h                                                                                                                                                                                                         |  |
| 7                                                            | RWO  | 0 (offset<br>1010h)<br>1 (offset<br>10h) | <ul> <li>0 = Hardware does not support 1-setting of the SNP field in the page-table entries.</li> <li>1 = Hardware supports the 1-setting of the SNP field in the page-table entries.</li> <li>110 supports snoop override only for the non-isochronous Intel VT-d engine.</li> </ul> |  |
| 6                                                            | RV   | 1                                        | Reserved                                                                                                                                                                                                                                                                              |  |
| 5                                                            | RO   | 1                                        | Caching hints<br>IIO supports caching hints                                                                                                                                                                                                                                           |  |
| 4                                                            | RO   | 0                                        | Reserved                                                                                                                                                                                                                                                                              |  |
| 3                                                            | RWO  | 1                                        | Interrupt Remapping Support<br>IIO supports this                                                                                                                                                                                                                                      |  |
| 2                                                            | RV   | 0 (offset<br>1010h)<br>1 (offset<br>10h) | Reserved                                                                                                                                                                                                                                                                              |  |
| 1                                                            | RWO  | 1                                        | Queued Invalidation Support<br>IIO supports this.                                                                                                                                                                                                                                     |  |
| 0                                                            | RWO  | 0                                        | Coherency Support<br>BIOS can write to this bit to indicate to hardware to either snoop or not-snoop<br>the DMA/Interrupt table structures in memory (root/context/pd/pt/irt). Note<br>that this bit is expected to be always set to 0 for the Isochronous Intel VT-d<br>engine.      |  |



## 3.5.2.4 GLBCMD[0:1]—Global Command Register

| Register: GLBCMD[0:1]<br>Addr: MMIO<br>BAR: VTBAR<br>Offset: 18h, 1018h |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|-------------------------------------------------------------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                                                     | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 31                                                                      | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 30                                                                      | RW   | 0       | Set Root Table Pointer<br>Software sets this field to set/update the root-entry table pointer used by<br>hardware. The root-entry table pointer is specified through the Root-entry Table<br>Address register.<br>Hardware reports the status of the root table pointer set operation through the<br>RTPS field in the Global Status register.<br>Clearing this bit has no effect.                                                                                                                                                                                                                                                                                                        |  |  |
| 29                                                                      | RO   | 0       | Reserved (N/A to IIO)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 28                                                                      | RO   | 0       | Reserved (N/A to IIO)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 27                                                                      | RO   | 0       | Reserved (N/A to IIO)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 26                                                                      | RW   | 0       | <ul> <li>Queued Invalidation Enable</li> <li>Software writes to this field to enable queued invalidations.</li> <li>0 = Disable queued invalidations. In this case, invalidations must be performed through the Context Command and IOTLB Invalidation registers.</li> <li>1 = Enable use of queued invalidations. Once enabled, all invalidations must be submitted through the invalidation queue and the invalidation registers cannot be used without going through an IIO Reset. The invalidations. Also software must make sure that all invalidations submitted prior using the register interface are all completed before enabling the queued invalidation interface.</li> </ul> |  |  |
| 25                                                                      | RW   | 0       | Interrupt Remapping Enable:         0 = Disable Interrupt Remapping Hardware         1 = Enable Interrupt Remapping Hardware         Hardware reports the status of the interrupt-remap enable operation through the         IRES field in the Global Status register.         Before enabling (or re-enabling) Interrupt-remapping hardware through this field, software must:         • Setup the interrupt-remapping structures in memory         • Set the Interrupt Remap table pointer in hardware (through SIRTP field).         • Perform global invalidation of IOTLB                                                                                                            |  |  |
| 24                                                                      | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 23                                                                      | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 22:0                                                                    | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |



#### 3.5.2.5 GLBSTS[0:1]—Global Status Register

|                                      |                |         | (Sheet 1 of 2)                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------------------|----------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register<br>Addr:<br>BAR:<br>Offset: | MMI O<br>VTBAI |         |                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Bit                                  | Attr           | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 31                                   | RO             | 0       | Translation Enable Status<br>When set, this bit indicates that translation hardware is enabled and when<br>clear indicates the translation hardware is not enabled.                                                                                                                                                                                                                                                                  |
| 30                                   | RO             | 0       | Set Root Table Pointer Status<br>This field indicates the status of the root- table pointer in hardware.                                                                                                                                                                                                                                                                                                                             |
| 29                                   | RO             | 0       | Reserved (N/A to IIO)                                                                                                                                                                                                                                                                                                                                                                                                                |
| 28                                   | RO             | 0       | Reserved (N/A to IIO)                                                                                                                                                                                                                                                                                                                                                                                                                |
| 27                                   | RO             | 0       | Reserved (N/A to IIO)                                                                                                                                                                                                                                                                                                                                                                                                                |
| 26                                   | RO             | 0       | Queued Invalidation Interface Status<br>IIO sets this bit once it has completed the software command to enable the<br>queued invalidation interface. Till then this bit is 0.                                                                                                                                                                                                                                                        |
| 25                                   | RO             | 0       | Interrupt Remapping Enable Status<br>IIO sets this bit once it has completed the software command to enable the<br>interrupt remapping interface. Till then this bit is 0.                                                                                                                                                                                                                                                           |
| 24                                   | RO             | 0       | Interrupt Remapping Table Pointer Status<br>This field indicates the status of the interrupt remapping table pointer in<br>hardware. This field is cleared by hardware when software sets the SIRTP field<br>in the Global Command register. This field is set by hardware when hardware<br>completes the set interrupt remap table pointer operation using the value<br>provided in the Interrupt Remapping Table Address register. |
| 23:0                                 | RV             | 000000h | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                             |

#### (Sheet 1 of 2)

#### 3.5.2.6 ROOTENTRYADD[0:1]—Root Entry Table Address Register

| RegisteR<br>Addr:<br>BAR:<br>Offset: | MMI O<br>VTBAI | ROOTENTRYADD[0:1]<br>MMIO<br>VTBAR<br>20h, 1020h |                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |
|--------------------------------------|----------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                  | Attr           | Default                                          | Description                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 63:12                                | RW             | 0                                                | <b>Root Entry Table Base Address</b><br>4-K aligned base address for the root entry table. Processor does not utilize<br>bits 63:36 and checks for them to be 0. Software specifies the base address<br>of the root-entry table through this register, and enables it in hardware<br>through the <i>SIRTP</i> field in the <i>Global Command</i> register. Reads of this register<br>returns value that was last programmed to it. |  |  |
| 11:0                                 | RV             | 0                                                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |



#### 3.5.2.7 CTXCMD[0:1]—Context Command Register

| Register<br>Addr:<br>BAR:<br>Offset: | MMI C<br>VTBA |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------------|---------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                  | Attr          | Default  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 63                                   | RW            | 0        | Invalidate Context Entry Cache (ICC)<br>Software requests invalidation of context-cache by setting this field.<br>Software must also set the requested invalidation granularity by<br>programming the CIRG field. Software must read back and check the ICC<br>field to be clear to confirm the invalidation is complete. Software must not<br>update this register when this field is set. Hardware clears the ICC field to<br>indicate the invalidation request is complete. Hardware also indicates the<br>granularity at which the invalidation operation was performed through the<br>CAIG field. Software must not submit another invalidation request through<br>this register while the ICC field is set.<br>Since information from the context-cache may be used by hardware to tag<br>IOTLB entries, software must perform domain-selective (or global)<br>invalidation of IOTLB after the context cache invalidation has completed.                                                                                                                                 |
| 62:61                                | RW            | 0        | <ul> <li>Context Invalidation Request Granularity (CIRG)</li> <li>When requesting hardware to invalidate the context-entry cache (by setting the ICC field), software writes the requested invalidation granularity through this field.</li> <li>Following are the encoding for the 2-bit CIRG field.</li> <li>00 = Reserved</li> <li>01 = Global Invalidation request. IIO supports this.</li> <li>10 = Domain-selective invalidation request. The target domain-ID must be specified in the DID field. IIO supports this.</li> <li>11 = Device-selective invalidation request. The target SID must be specified in the SID field, and the domain-ID (programmed in the context-entry for this device) must be provided in the DID field. IIO aliases the h/w behavior for this command to the 'Domain-selective invalidation request'.</li> <li>Hardware indicates completion of the invalidation request by clearing the ICC field. At this time, hardware also indicates the granularity at which the actual invalidation was performed through the CAIG field.</li> </ul> |
| 60:59                                | RO            | 0        | <ul> <li>Context Actual Invalidation Granularity (CAIG)</li> <li>Hardware reports the granularity at which an invalidation request was processed through the CAIG field at the time of reporting invalidation completion (by clearing the ICC field). The following are the encoding for the 2-bit CAIG field.</li> <li>00 = Reserved. This is the value on reset.</li> <li>01 = Global Invalidation performed. IIO sets this in response to a global invalidation request.</li> <li>10 = Domain-selective invalidation performed using the domain-ID that was specified by software in the DID field. IIO set this in response to a domain-selective or device-selective invalidation request.</li> <li>11 = Device-selective invalidation. IIO never sets this encoding.</li> </ul>                                                                                                                                                                                                                                                                                          |
| 58:34                                | RV            | 0000000h | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 33:32                                | RW            | 00b      | Function Mask<br>Since IIO does not perform any device selective invalidation, this field is a<br>don't care.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 31:16                                | RW            | 0000h    | Source ID<br>IIO ignores this field. (Used when performing device selective context<br>cache invalidation)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 15:0                                 | RW            | 0000h    | <b>Domain ID</b><br>Indicates the ID of the domain whose context-entries needs to be<br>selectively invalidated. S/W needs to program this for both domain and<br>device selective invalidates. IIO ignores Bits 15:8 since it supports only a 8-<br>bit Domain ID.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |



#### 3.5.2.8 FLTSTS[0:1]—Fault Status Register

| Register<br>Addr:<br>BAR:<br>Offset: | : FLTSTS[<br>MMIO<br>VTBAR<br>34h, 103 | -       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------------------------|----------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                  | Attr                                   | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 31:16                                | RV                                     | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 15:8                                 | ROS                                    | 0       | Fault Record Index<br>This field is valid only when the Primary Fault Pending field is set. This<br>field indicates the index (from base) of the fault recording register to<br>which the first pending fault was recorded when the Primary Fault<br>pending field was set by hardware.                                                                                                                                                                                                                                                   |
| 7                                    | RV                                     | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 6                                    | RW1CS                                  | 0       | Invalidation Time-out Error (ITE)<br>Hardware detected a Device-IOTLB invalidation completion time-out. At<br>this time, a fault event may be generated based on the programming of<br>the Fault Event Control register.                                                                                                                                                                                                                                                                                                                  |
| 5                                    | RW1CS                                  | 0       | Invalidation Completion Error<br>Hardware received an unexpected or invalid Device-IOTLB invalidation<br>completion. At this time, a fault event is generated based on the<br>programming of the Fault Event Control register.                                                                                                                                                                                                                                                                                                            |
| 4                                    | RW1CS                                  | 0       | Invalidation Queue Error (IQE)<br>Hardware detected an error associated with the invalidation queue. For<br>example, hardware detected an erroneous or un-supported Invalidation<br>Descriptor in the Invalidation Queue. At this time, a fault event is<br>generated based on the programming of the Fault Event Control register.                                                                                                                                                                                                       |
| 3:2                                  | RV                                     | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1                                    | ROS                                    | 0       | <ul> <li>Primary Pending Fault (PPF)</li> <li>This field indicates if there are one or more pending faults logged in the fault recording registers.</li> <li>0 = No pending faults in any of the fault recording registers</li> <li>1 = One or more fault recording registers has pending faults. The fault recording index field is updated by hardware whenever this field is set by hardware. Also, depending on the programming of fault event control register, a fault event is generated when hardware sets this field.</li> </ul> |
| 0                                    | RW1CS                                  | 0       | Primary Fault Overflow<br>Hardware sets this bit to indicate overflow of fault recording registers                                                                                                                                                                                                                                                                                                                                                                                                                                        |



#### 3.5.2.9 FLTEVTCTRL[0:1]—Fault Event Control Register

| Register<br>Addr:<br>BAR:<br>Offset: | MMI<br>VTB/ | -       | :1]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|--------------------------------------|-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                  | Attr        | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 31                                   | RW          | 1       | <ul> <li>Interrupt Message Mask (IMM)</li> <li>O = Software has cleared this bit to indicate interrupt service is available. When a faulting condition is detected, hardware may issue a interrupt request (using the fault event data and fault event address register values) depending on the state of the interrupt mask and interrupt pending bits.</li> <li>1 = Hardware is prohibited from issuing interrupt message requests.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 30                                   | RO          | 0       | <ul> <li>Interrupt Pending (IP)</li> <li>Hardware sets the IP field whenever it detects an interrupt condition. Interrupt condition is defined as when an interrupt condition occurs when hardware records a fault through one of the Fault Recording registers and sets the PPF field in Fault Status register.</li> <li>Hardware detected error associated with the Invalidation Queue, setting the IQE field in the Fault Status register.</li> <li>Hardware detected invalidation completion time-out error, setting the ITE field in the Fault Status register.</li> <li>If any of the above status fields in the Fault Status register was already set at the time of setting any of these fields, it is not treated as a new interrupt condition.</li> <li>The IP field is kept set by hardware while the interrupt message is held pending. The interrupt message could be held pending due to interrupt mask (IM field) being set, or due to other transient hardware conditions.</li> <li>The IP field is cleared by hardware as soon as the interrupt message pending condition is serviced. This could be due to either:</li> <li>Hardware issuing the interrupt message due to either change in the transient hardware condition that caused interrupt Mask) field in Section 3.5.2.22.</li> <li>Software servicing all the pending interrupt status fields in the Fault Status register.</li> <li>PPF field is cleared by hardware when it detects all the Fault Recording registers have Fault (F) field clear.</li> <li>Other status fields in the Fault (F) field clear.</li> </ul> |
| 29:0                                 | RO          | 0       | writing back the value read from the respective fields.<br>Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 29:0                                 | RU          | U       | <i>keserveu</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



#### 3.5.2.10 FLTEVTDATA[0:1]—Fault Event Data Register

| Register<br>Addr:<br>BAR:<br>Offset: | VTBAR |         |                |
|--------------------------------------|-------|---------|----------------|
| Bit                                  | Attr  | Default | Description    |
| 31:16                                | RO    | 0       | Reserved       |
| 15:0                                 | RW    | 0       | Interrupt Data |

#### 3.5.2.11 FLTEVTADDR[0:1]—Fault Event Address Register

| Register:<br>Addr:<br>BAR:<br>Offset: | MMI<br>VTB/ | FLTEVTADDR[0:1]<br>MMIO<br>VTBAR<br>40h, 1040h |                                                                                                                             |  |
|---------------------------------------|-------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                   | Attr        | Default                                        | Description                                                                                                                 |  |
| 31:2                                  | RW          | 0                                              | Interrupt Address<br>The interrupt address is interpreted as the address of any other interrupt from a<br>PCI Express port. |  |
| 1:0                                   | RO          | 0                                              | Reserved                                                                                                                    |  |

#### 3.5.2.12 FLTEVTUPRADDR[0:1]—Fault Event Upper Address Register

| Register<br>Addr:<br>BAR:<br>Offset: | MMI<br>VTB | FLTEVTUPADDR[0:1]<br>MMIO<br>VTBAR<br>44h, 1044h |                                                                                                   |  |
|--------------------------------------|------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------|--|
| Bit                                  | Attr       | Default                                          | Description                                                                                       |  |
| 31:0                                 | RW         | 0                                                | Address<br>Integrated I/O supports extended interrupt mode and hence implements this<br>register. |  |

#### 3.5.2.13 PMEN[0:1]—Protected Memory Enable Register

| Register<br>Addr:<br>BAR:<br>Offset: | BAR: VTBAR |         |                                                                                                                                                                      |
|--------------------------------------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                  | Attr       | Default | Description                                                                                                                                                          |
| 31                                   | RWL        | 0       | Enable Protected Memory, as defined by the PROT_LOW(HIGH)_BASE and PROT_LOW(HIGH)_LIMIT registers.<br>This bit may be locked as RO in Intel TXT mode.                |
| 30:1                                 | RV         | 0       | Reserved                                                                                                                                                             |
| 0                                    | RO         | 0       | <b>Protected Region Status</b><br>This bit is set by IIO whenever it has completed enabling the protected memory region per the rules stated in the Intel VT-d spec. |



## 3.5.2.14 PROT\_LOW\_MEM\_BASE[0:1]—Protected Memory Low Base Register

| Register:PROT_LOW_MEM_BASE[0:1]Addr:MMIOBAR:VTBAROffset:68h, 1068h |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
|--------------------------------------------------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                                | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| 31:21                                                              | RWL  | 0       | LPD Base<br>2-MB aligned base address of the low protected DRAM (LPD) region.<br>Note that Intel VT-d engine generated reads/writes (page walk, interrupt queue,<br>invalidation queue read, invalidation status) themselves are allowed toward this<br>region, but no DMA accesses of any kind from any device is allowed toward this<br>region, when enabled.<br>This bit may be locked as RO in Intel TXT mode. |  |
| 20:0                                                               | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                           |  |

# 3.5.2.15 PROT\_LOW\_MEM\_LIMIT[0:1]—Protected Memory Low Limit Register

| Register:PROT_LOW_MEM_LIMIT[0:1]Addr:MMIOBAR:VTBAROffset:6Ch, 106Ch |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
|---------------------------------------------------------------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                                 | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 31:21                                                               | RWL  | 0       | LPD Limit<br>2-MB aligned limit address of the low protected DRAM (LPD) region<br>Note that Intel VT-d engine generated reads/writes (page walk, interrupt queue,<br>invalidation queue read, invalidation status) themselves are allowed toward this<br>region, but no DMA accesses of any kind from any device is allowed toward this<br>region, when enabled.<br>This bit may be locked as RO in Intel TXT mode. |  |
| 20:0                                                                | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                            |  |

#### 3.5.2.16 PROT\_HIGH\_MEM\_BASE[0:1]—Protected Memory High Base Register

| Register<br>Addr:<br>BAR:<br>Offset: | MMI<br>VTB/ | PROT_HIGH_MEM_BASE[0:1]<br>MMIO<br>VTBAR<br>70h, 1070h |                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|--------------------------------------|-------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                  | Attr        | Default                                                | Description                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 63:21                                | RWL         | 0                                                      | HPD Base<br>2-MB aligned base address of the high protected DRAM (LPD) region.<br>Note that Intel VT-d engine generated reads/writes (page walk, interrupt queue,<br>invalidation queue read, invalidation status) themselves are allowed toward this<br>region, but no DMA accesses of any kind from any device is allowed toward this<br>region, when enabled.<br>This bit may be locked as RO in Intel TXT mode. |  |  |
| 20:0                                 | RV          | 0                                                      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |



#### 3.5.2.17 PROT\_HIGH\_MEM\_LIMIT[0:1]—Protected Memory Limit Base Register

| Register:PROT_HIGH_MEM_LIMIT[0:1]Addr:MMIOBAR:VTBAROffset:78h, 1078h |                              |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|----------------------------------------------------------------------|------------------------------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                                                                  | Bit Attr Default Description |   |                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 63:21                                                                | RWL                          | 0 | HPD Limit<br>2-MB aligned limit address of the high protected DRAM (LPD) region<br>Note that Intel VT-d engine generated reads/writes (page walk, interrupt queue,<br>invalidation queue read, invalidation status) themselves are allowed toward this<br>region, but no DMA accesses of any kind from any device is allowed toward this<br>region, when enabled.<br>This bit may be locked as RO in Intel Trusted Execution Technology (Intel TXT)<br>mode. |  |  |  |
| 20:0                                                                 | RV                           | 0 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |

#### 3.5.2.18 INV\_QUEUE\_HEAD[0:1]—Invalidation Queue Header Pointer Register

| Register:INV_QUEUE_HEAD[0:1]Addr:MMIOBAR:VTBAROffset:80h, 1080h |      |         |                                                                                                                                                                                                                                                                                 |  |
|-----------------------------------------------------------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                             | Attr | Default | Description                                                                                                                                                                                                                                                                     |  |
| 63:19                                                           | RV   | 0       | Reserved                                                                                                                                                                                                                                                                        |  |
| 18:4                                                            | RO   | 0       | Queue Head<br>Specifies the offset (128-bit aligned) to the invalidation queue for the command<br>that will be fetched next by hardware. This field is incremented after the<br>command has been fetched successfully and has been verified to be a<br>valid/supported command. |  |
| 3:0                                                             | RV   | 0       | Reserved                                                                                                                                                                                                                                                                        |  |

### 3.5.2.19 INV\_QUEUE\_TAIL[0:1]—Invalidation Queue Tail Pointer Register

| Register:INV_QUEUE_TAIL[0:1]Addr:MMIOBAR:VTBAROffset:88h, 1088h |                          |   |                                                                                                                                              |  |
|-----------------------------------------------------------------|--------------------------|---|----------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                             | Attr Default Description |   |                                                                                                                                              |  |
| 63:19                                                           | RV                       | 0 | Reserved                                                                                                                                     |  |
| 18:4                                                            | RW                       | 0 | <b>Queue Tail</b><br>Specifies the offset (128-bit aligned) to the invalidation queue for the command that will be written next by software. |  |
| 3:0                                                             | RV                       | 0 | Reserved                                                                                                                                     |  |



# 3.5.2.20 INV\_QUEUE\_ADD[0:1]—Invalidation Queue Address Register

| Register<br>Addr:<br>BAR:<br>Offset: | BAR: VTBAR |         |                                                                                                                                                                                                                     |  |  |
|--------------------------------------|------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                  | Attr       | Default | Description                                                                                                                                                                                                         |  |  |
| 63:12                                | RW         | 0       | IRO Base<br>This field points to the base of size-aligned invalidation request queue.                                                                                                                               |  |  |
| 11:3                                 | RV         | 0       | Reserved                                                                                                                                                                                                            |  |  |
| 2:0                                  | RW         | 0       | Queue Size<br>This field specifies the length of the invalidation request queue. The number of<br>entries in the invalidation queue is defined as $2^{(X + 8)}$ , where X is the value<br>programmed in this field. |  |  |

# 3.5.2.21 INV\_COMP\_STATUS[0:1]—Invalidation Completion Status Register

| Register<br>Addr:<br>BAR:<br>Offset: | MMI O<br>VTBAF | INV_COMP_STATUS[0:1]<br>MMIO<br>VTBAR<br>9Ch, 109Ch |                                                                                                                                                                                               |  |  |
|--------------------------------------|----------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                  | Attr           | Default                                             | Description                                                                                                                                                                                   |  |  |
| 31:1                                 | RV             | 0                                                   | Reserved                                                                                                                                                                                      |  |  |
| 0                                    | RW1CS          | 0                                                   | Invalidation Wait Descriptor Complete<br>Indicates completion of Invalidation Wait Descriptor with Interrupt Flag (IF)<br>field set. Once set this field remains set till software clears it. |  |  |



#### 3.5.2.22 INV\_COMP\_EVT\_CTL[0:1]—Invalidation Completion Event Control Register

| Register:INV_COMP_EVT_CTL[0:1]Addr:MMIOBAR:VTBAROffset:A0h, 10A0h |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
|-------------------------------------------------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                               | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| 31                                                                | RW   | 1       | <ul> <li>Interrupt Mask (IM)</li> <li>0 = No masking of interrupt. When a invalidation event condition is detected, hardware issues an interrupt message (using the Invalidation Event Data &amp; Invalidation Event Address register values).</li> <li>1 = This is the value on reset. Software may mask interrupt message generation by setting this field. Hardware is prohibited from sending the interrupt message when this field is set.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| 30                                                                | RO   | 0       | <ul> <li>Interrupt Pending (IP)</li> <li>Hardware sets the IP field whenever it detects an interrupt condition. Interrupt condition is defined as: <ul> <li>An Invalidation Wait Descriptor with Interrupt Flag (IF) field set completed, setting the IWC field in the Fault Status register.</li> <li>If the IWC field in the Invalidation Event Status register was already set at the time of setting this field, it is not treated as a new interrupt condition. The IP field is kept set by hardware while the interrupt message is held pending. The interrupt message could be held pending due to interrupt mask (IM field) being set, or due to other transient hardware conditions.</li> </ul> </li> <li>The IP field is cleared by hardware as soon as the interrupt message pending condition is serviced. This could be due to either: <ul> <li>Hardware issuing the interrupt message due to either change in the transient hardware condition that caused interrupt message to be held pending or due to software clearing the IM field.</li> </ul> </li> </ul> |  |
| 29:0                                                              | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |

#### 3.5.2.23 INV\_COMP\_EVT\_DATA[0:1]—Invalidation Completion Event Data Register

| Register<br>Addr:<br>BAR:<br>Offset: | MMI<br>VTB/ | INV_COMP_EVT_DATA[0:1]<br>MMIO<br>VTBAR<br>A4h, 10A4h |                |  |  |
|--------------------------------------|-------------|-------------------------------------------------------|----------------|--|--|
| Bit                                  | Attr        | Default                                               | Description    |  |  |
| 31:16                                | RO          | 0                                                     | Reserved       |  |  |
| 15:0                                 | RW          | 0                                                     | Interrupt Data |  |  |

#### 3.5.2.24 INV\_COMP\_EVT\_ADDR[0:1]—Invalidation Completion Event Address Register

| Register<br>Addr:<br>BAR:<br>Offset: | Addr: MMIO<br>BAR: VTBAR |         |                   |  |
|--------------------------------------|--------------------------|---------|-------------------|--|
| Bit                                  | Attr                     | Default | Description       |  |
| 31:2                                 | RW                       | 0       | Interrupt Address |  |
| 1:0                                  | RO                       | 0       | Reserved          |  |



#### 3.5.2.25 INV\_COMP\_EVT\_UPRADDR[0:1]—Invalidation Completion Event Upper Address Register

| Register<br>Addr:<br>BAR:<br>Offset: | INV_COMP_EVT_UPRADDR[0:1]<br>MMIO<br>VTBAR<br>ACh, 10ACh |         |                                                                                                   |  |
|--------------------------------------|----------------------------------------------------------|---------|---------------------------------------------------------------------------------------------------|--|
| Bit                                  | Attr                                                     | Default | Description                                                                                       |  |
| 31:0                                 | RW                                                       | 0       | Address<br>Integrated I/O (IIO) supports extended interrupt mode and implements this<br>register. |  |

#### 3.5.2.26 INTR\_REMAP\_TABLE\_BASE[0:1]—Interrupt Remapping Table Base Address Register

| Register<br>Addr:<br>BAR:<br>Offset: | BAR: VTBAR |         |                                                                                                                                                                                                                                                                |  |  |
|--------------------------------------|------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                  | Attr       | Default | Description                                                                                                                                                                                                                                                    |  |  |
| 63:12                                | RW         | 0       | Intr Remap Base<br>This field points to the base of the page-aligned interrupt remapping table. If the<br>Interrupt Remapping Table is larger than 4-KB in size, it must be size-aligned.<br>Reads of this field returns value that was last programmed to it. |  |  |
| 11                                   | RO         | 0       | IA32 Extended Interrupt Enable mode is not supported. IA-32 system is operating in legacy IA-32 interrupt mode. Hardware interprets only 8-bit APICID in the Interrupt Remapping Table entries.                                                                |  |  |
| 10:4                                 | RV         | 0       | Reserved                                                                                                                                                                                                                                                       |  |  |
| 3:0                                  | RW         | 0       | Size<br>This field specifies the size of the interrupt remapping table. The number of<br>entries in the interrupt remapping table is 2^(X+1), where X is the value<br>programmed in this field.                                                                |  |  |



#### 3.5.2.27 FLTREC[10,7:0]—Fault Record Register

FLTREC[10] register is for the Isochronous Intel VT-d engine and [7:0] registers are for non-isochronous Intel VT-d engine.

| Register:<br>Addr:<br>BAR:<br>Offset: | MMI O<br>VTBAR |         |                                                                                                                                                                                                                                                                           |  |  |
|---------------------------------------|----------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                   | Attr           | Default | Description                                                                                                                                                                                                                                                               |  |  |
| 127                                   | RW1CS          | 0       | Fault (F)<br>Hardware sets this field to indicate a fault is logged in this fault recording<br>register. When this field is set, hardware may collapse additional faults from<br>the same requestor (SID).<br>Software writes the value read from this field to clear it. |  |  |
| 126                                   | RO             | 0       | Reserved                                                                                                                                                                                                                                                                  |  |  |
| 125:124                               | RO             | 0       | Reserved                                                                                                                                                                                                                                                                  |  |  |
| 123:104                               | RV             | 0       | Reserved                                                                                                                                                                                                                                                                  |  |  |
| 103:96                                | ROS            | 0       | Fault Reason<br>Reason for the first translation fault. See Intel VT-d specification for details.<br>This field is only valid when Fault bit is set.                                                                                                                      |  |  |
| 95:80                                 | RV             | 0       | Reserved                                                                                                                                                                                                                                                                  |  |  |
| 79:64                                 | ROS            | 0       | Source Identifier<br>Requester ID that faulted. Valid only when F bit is set.                                                                                                                                                                                             |  |  |
| 63:12                                 | ROS            | 0       | GPA<br>4-K aligned GPA for the faulting transaction. Valid only when F field is set.                                                                                                                                                                                      |  |  |
| 11:0                                  | RV             | 0       | Reserved                                                                                                                                                                                                                                                                  |  |  |

#### 3.5.2.28 INVADDRREG[0:1]—Invalidate Address Register

| Register<br>Addr:<br>BAR:<br>Offset: | BAR: VTBAR |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
|--------------------------------------|------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                  | Attr       | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 63:12                                | RW         | 0       | Address (ADDR)<br>To request a page-specific invalidation request to hardware, software must first<br>write the corresponding guest physical address to this register, and then issue a<br>page-specific invalidate command through the IOTLBINV register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| 11:7                                 | RV         | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 6                                    | RW         | 0       | <ul> <li>Invalidation Hint</li> <li>The field provides hint to hardware to preserve or flush the respective non-leaf page-table entries that may be cached in hardware.</li> <li>0 = Software may have modified both leaf and non-leaf page-table entries corresponding to mappings specified in the ADDR and AM fields. On a page-selective invalidation request, IIO must flush both the cached leaf and nonleaf page-table entries corresponding to mappings specified by ADDR and AM fields. IIO performs a domain-level invalidation on non-leaf entries and page-selective-domain-level invalidation at the leaf level</li> <li>1 = Software has not modified any non-leaf page-table entries corresponding to mappings specified in the ADDR and AM fields. IIO performs a domain-level invalidation at the leaf level</li> <li>1 = Software has not modified any non-leaf page-table entries corresponding to mappings specified in the ADDR and AM fields. On a page-selective invalidation request, IIO preserves the cached non-leaf page-table entries corresponding to mappings specified by ADDR and AM fields and performs only a page-selective invalidation at the leaf level.</li> </ul> |  |  |
| 5:0                                  | RW         | 0       | Address Mask (AM)<br>IIO supports values of 0-9. All other values result in undefined results.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |



#### 3.5.2.29 IOTLBINV[0:1]—IOTLB Invalidate Register

| Register<br>Addr:<br>BAR:<br>Offset: | MMI<br>VTB |           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------------------------------|------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                  | Attr       | Default   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 63                                   | RW         | 0         | Invalidate IOTLB cache (IVT)<br>Software requests IOTLB invalidation by setting this field. Software must also<br>set the requested invalidation granularity by programming the IIRG field.<br>Hardware clears the IVT field to indicate the invalidation request is complete.<br>Hardware also indicates the granularity at which the invalidation operation was<br>performed through the IAIG field. Software must read back and check the IVT<br>field to be clear to confirm the invalidation is complete.<br>When IVT field is set, software must not update the contents of this register<br>(and Invalidate Address register, i if it is being used), nor submit new IOTLB<br>invalidation requests.                                                                                                                                                                                                                                                                                             |
| 62:60                                | RW         | 0         | <ul> <li>IOTLB Invalidation Request Granularity (IIRG)</li> <li>When requesting hardware to invalidate the IOTLB (by setting the IVT field), software writes the requested invalidation granularity through this IIRG field.</li> <li>Following are the encoding for the 3-bit IIRG field.</li> <li>000 = Reserved. IIO ignores the invalidation request and reports invalidation complete by clearing the IVT field and reporting 00 in the AIG field.</li> <li>001 = Global Invalidation request.</li> <li>010 = Domain-selective invalidation request. The target domain-ID must be specified in the DID field.</li> <li>011 = Page-selective invalidation request. The target address, mask and invalidation hint must be specified in the INValidate Address register, the domain-ID must be provided in the DID field.</li> <li>101–111 = Reserved. IIO ignores the invalidation request and completes the invalidation by clearing the IVT field and reporting 000 in the IAIG field.</li> </ul> |
| 59:57                                | RO         | 0         | <ul> <li>IOTLB Actual Invalidation Granularity (IAIG)</li> <li>Hardware reports the granularity at which an invalidation request was proceed through the AIG field at the time of reporting invalidation completion (by clearing the IVT field).</li> <li>The following are the encoding for the 3-bit IAIG field.</li> <li>000 = Reserved. This indicates hardware detected an incorrect invalidation request and ignored the request.</li> <li>001 = Global Invalidation performed. IIO sets this in response to a global IOTLB invalidation request.</li> <li>010 = Domain-selective invalidation performed using the domain-ID that was specified by software in the DID field. IIO sets this in response to a domain selective IOTLB invalidation request.</li> <li>011 = IIO sets this in response to a page selective invalidation request.</li> <li>100–111 = Reserved</li> </ul>                                                                                                               |
| 56:50                                | RV         | 00h       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 49                                   | RW         | 0         | Drain Reads<br>IIO uses this to drain or not drain reads on an invalidation request.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 48                                   | RW         | 0         | Drain Writes<br>IIO uses this to drain or not drain writes on an invalidation request.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 47:32                                | RW         | 0         | <b>Domain ID</b><br>Domain to be invalidated and is programmed by software for both page and<br>domain selective invalidation requests. IIO ignores the bits 47:40 since it<br>supports only an 8 bit Domain ID.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 31:0                                 | RV         | 00000000h | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



### 3.6 Intel<sup>®</sup> Trusted Execution Technology (Intel<sup>®</sup> TXT) Register Map

|                    |                           |     |          | · · · · · |
|--------------------|---------------------------|-----|----------|-----------|
| TXT.STS            |                           | 00h |          | 80h       |
|                    |                           | 04h |          | 84h       |
|                    | TXT.ESTS                  | 08h |          | 88h       |
|                    |                           | 0Ch |          | 8Ch       |
| TXT.THREADS.EXISTS |                           | 10h |          | 90h       |
|                    |                           | 14h |          | 94h       |
|                    |                           | 18h |          | 98h       |
|                    |                           | 1Ch |          | 9Ch       |
| TXT.THREADS.JOINS  |                           | 20h |          | A0h       |
| TAT. THREADS.JOINS |                           | 24h |          | A4h       |
|                    |                           | 28h |          | A8h       |
|                    |                           | 2Ch |          | ACh       |
| TXT.ERRORCODE      |                           | 30h |          | B0h       |
|                    |                           | 34h | '        | B4h       |
|                    | TXT.Cmd.Res<br>et         | 38h | T        | B8h       |
|                    |                           | 3Ch | <b>†</b> | BCh       |
|                    |                           | 40h |          | C0h       |
|                    |                           | 44h |          | C4h       |
|                    | TXT.Cmd.Clos<br>e-Private | 48h |          | C8h       |
|                    |                           | 4Ch | Ť        | CCh       |
|                    |                           | 50h |          | D0h       |
|                    |                           | 54h |          | D4h       |
|                    |                           | 58h |          | D8h       |
|                    |                           | 5Ch |          | DCh       |
|                    |                           | 60h |          | E0h       |
|                    |                           | 64h |          | E4h       |
|                    |                           | 68h |          | E8h       |
|                    |                           | 6Ch |          | ECh       |
|                    |                           | 70h |          | F0h       |
|                    |                           | 74h |          | F4h       |
|                    |                           | 78h |          | F8h       |
|                    |                           | 7Ch |          | FCh       |
|                    |                           | I   |          |           |

#### Table 3-15. Intel<sup>®</sup> Trusted Execution Technology Registers



| TXT.VER.QPIIF | 100h | 180h |
|---------------|------|------|
|               | 104h | 184h |
|               | 108h | 188h |
|               | 10Ch | 18Ch |
| TXT.ID        | 110h | 190h |
|               | 114h | 194h |
|               | 118h | 198h |
|               | 11Ch | 19Ch |
|               | 120h | 1A0h |
|               | 124h | 1A4h |
|               | 128h | 1A8h |
|               | 12Ch | 1ACh |
|               | 130h | 1B0h |
|               | 134h | 1B4h |
|               | 138h | 1B8h |
|               | 13Ch | 1BCh |
|               | 140h | 1C0h |
|               | 144h | 1C4h |
|               | 148h | 1C8h |
|               | 14Ch | 1CCh |
|               | 150h | 1D0h |
|               | 154h | 1D4h |
|               | 158h | 1D8h |
|               | 15Ch | 1DCh |
|               | 160h | 1E0h |
|               | 164h | 1E4h |
|               | 168h | 1E8h |
|               | 16Ch | 1ECh |
|               | 170h | 1F0h |
|               | 174h | 1F4h |
|               | 178h | 1F8h |
|               | 17Ch | 1FCh |

#### Table 3-16. Intel<sup>®</sup> Trusted Execution Technology Registers, cont'd

.



|                      |                         | 200h |              | 280h |
|----------------------|-------------------------|------|--------------|------|
|                      |                         | 204h |              | 284h |
|                      |                         | 208h |              | 288h |
|                      |                         | 20Ch |              | 28Ch |
|                      |                         | 210h | TXT.MLE.JOIN | 290h |
|                      |                         | 214h | TXT.MLE.JOIN | 294h |
|                      |                         | 218h |              | 298h |
|                      |                         | 21Ch |              | 29Ch |
|                      |                         | 220h |              | 2A0h |
|                      |                         | 224h |              | 2A4h |
|                      |                         | 228h |              | 2A8h |
|                      |                         | 22Ch |              | 2ACh |
|                      | TXT.Cmd.Lock.<br>Base   | 230h |              | 2B0h |
|                      |                         | 234h |              | 2B4h |
|                      | TXT.Cmd.Unlo<br>ck.Base | 238h |              | 2B8h |
|                      |                         | 23Ch |              | 2BCh |
|                      |                         | 240h |              | 2C0h |
|                      |                         | 244h |              | 2C4h |
|                      |                         | 248h |              | 2C8h |
|                      |                         | 24Ch |              | 2CCh |
|                      |                         | 250h |              | 2D0h |
|                      |                         | 254h |              | 2D4h |
|                      |                         | 258h |              | 2D8h |
|                      |                         | 25Ch |              | 2DCh |
|                      |                         | 260h |              | 2E0h |
|                      |                         | 264h |              | 2E4h |
|                      |                         | 268h |              | 2E8h |
|                      |                         | 26Ch |              | 2ECh |
| TXT.SINIT.MEMORY.BAS | F                       | 270h |              | 2F0h |
|                      |                         | 274h |              | 2F4h |
| TXT.SINIT.MEMORY.SIZ | F                       | 278h |              | 2F8h |
|                      | -                       | 27Ch |              | 2FCh |

#### Table 3-17. Intel<sup>®</sup> Trusted Execution Technology Registers, cont'd



380h

384h

388h

38Ch

390h

394h

398h

39Ch 3A0h 3A4h 3A8h 3ACh 3B0h 3B4h 3B8h 3BCh 3C0h 3C4h 3C8h 3CCh 3D0h 3D4h 3D8h 3DCh 3E0h 3E4h 3E8h 3ECh 3F0h 3F4h 3F8h 3FCh

#### Table 3-18. Intel<sup>®</sup> Trusted Execution Technology Registers, cont'd

| Image: Street in the second | TXT.Heap.Base   | 300h | TXT.Cmd.Ope<br>n.<br>Locality1 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|--------------------------------|
| Image: size     308h     e. coality1       300h     300h     Image: size       310h     310h     Image: size       310h     320h     Image: size       310h     320h     Image: size       320h     320h     Image: size       330h     330h     Image: size       330h     330h     Image: size       330h     330h     Image: size       340h     340h       360h     Image: size       360h     Image: size       370h     Image: si                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                 | 304h |                                |
| 30Ch         30Ch           TXT.MSEG.Base         310h           314h         314h           TXT.MSEG.Size         318h           31Ch         310h           31Ch         320h           320h         320h           324h         328h           330h         324h           330h         324h           330h         324h           330h         334h           330h         334h           338h         336h           340h         34h           340h         34h           34h         36h           36h         36h           37h         37h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | TXT.Heap.Size   | 308h | e.                             |
| TXT.MSEG.Base       310h       Locality2         314h       TXT.Cmd Clos       1         TXT.Scratchpad0       320h       328h         TXT.Scratchpad1       328h       330h         330h       330h       330h         340h       340h       34h         340h       36h       36h         350h       36h       36h         36h       36h       36h         36h       36h       36h         36h       36h       36h         37h       37h       37h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 | 30Ch | 2004                           |
| TXT.MSEG.Size         318h         TXT.Cnd.Clos         Size           312h         320h         32dh           324h         32dh         32dh           324h         32dh         32dh           320h         32dh         32dh           320h         32dh         32dh           320h         32dh         32dh           320h         32dh         32dh           32h         32h         32h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | TXT.MSEG.Base   | 310h | n.                             |
| TXT.MSEG.Size       318h       e.       Locality2         310h       310h       310h       120h         TXT.Scratchpad0       324h       320h       330h         TXT.Scratchpad1       320h       334h         330h       334h       334h         330h       334h       334h         330h       334h       34h         340h       340h       34h         340h       34h       34h         340h       34h       34h         340h       35h       35h         350h       35h       35h         36h       36h       36h         37h       37h       37h         37h       37h       37h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                 | 314h |                                |
| TXT.Scratchpad0       320h         328h       328h         320h       320h         320h       320h         330h       330h         338h       338h         330h       334h         338h       336h         340h       348h         340h       348h         340h       348h         350h       350h         350h       350h         350h       360h         360h       360h         360h       360h         360h       360h         360h       360h         370h       370h         378h       378h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | TXT.MSEG.Size   | 318h | e.                             |
| TXT.Scratchpad0     324h       TXT.Scratchpad1     320h       330h     334h       338h     338h       330h     34h       340h     36h       350h     36h       36h     36h       36h     36h       36h     36h       37h     37h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                 | 31Ch |                                |
| 324h         TXT.Scratchpad1         322h         330h         334h         338h         33Ch         34h         34h         33Ch         34h         35Ch         36Dh         35Dh         35Dh         35Ch         35Ch         35Ch         35Ch         36Dh         35Ch         36Dh         35Ch         36Dh         36Dh         35Ch         36Dh         35Ch         36Dh         35Ch         36Dh         35Ch         36Dh         36Dh         37Dh         37Dh <td>TXT.Scratchpad0</td> <td>320h</td> <td></td>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | TXT.Scratchpad0 | 320h |                                |
| TXT.Scratchpad1       32Ch         330h       334h         338h       338h         330h       340h         340h       344h         348h       348h         340h       348h         340h       348h         350h       350h         350h       350h         350h       350h         360h       360h         360h       36h         362h       370h         370h       374h         378h       378h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                 |      |                                |
| 330h<br>334h<br>338h<br>33ch<br>340h<br>344h<br>348h<br>342h<br>350h<br>350h<br>354h<br>358h<br>358h<br>352h<br>360h<br>360h<br>364h<br>368h<br>368h<br>362h<br>370h<br>374h<br>378h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | TXT.Scratchpad1 |      |                                |
| 334h<br>338h<br>330h<br>340h<br>344h<br>348h<br>342h<br>350h<br>350h<br>350h<br>350h<br>350h<br>350h<br>350h<br>350h<br>360h<br>360h<br>360h<br>360h<br>360h<br>360h<br>360h<br>360h<br>370h<br>371h<br>378h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                 |      |                                |
| 338h<br>33Ch<br>340h<br>344h<br>348h<br>342h<br>350h<br>350h<br>354h<br>358h<br>358h<br>358h<br>360h<br>360h<br>364h<br>368h<br>368h<br>362h<br>370h<br>374h<br>378h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 |      |                                |
| 33Ch<br>340h<br>344h<br>348h<br>348h<br>348h<br>348h<br>348h<br>350h<br>350h<br>358h<br>358h<br>358h<br>358h<br>360h<br>360h<br>364h<br>368h<br>368h<br>368h<br>368h<br>368h<br>368h<br>378h<br>378h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 |      |                                |
| 340h<br>344h<br>348h<br>342h<br>350h<br>350h<br>354h<br>358h<br>358h<br>352h<br>360h<br>360h<br>364h<br>368h<br>368h<br>368h<br>370h<br>370h<br>378h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 |      |                                |
| 348h<br>34Ch<br>350h<br>354h<br>358h<br>358h<br>35Ch<br>360h<br>364h<br>368h<br>368h<br>368h<br>368h<br>370h<br>374h<br>378h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                 |      |                                |
| 34Ch         350h         354h         358h         35Ch         360h         360h         364h         368h         36Ch         370h         374h         378h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                 | 344h |                                |
| 350h<br>354h<br>358h<br>35Ch<br>360h<br>364h<br>368h<br>368h<br>368h<br>36Ch<br>370h<br>374h<br>378h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 | 348h |                                |
| 354h<br>358h<br>35Ch<br>360h<br>364h<br>368h<br>368h<br>368h<br>36Ch<br>370h<br>374h<br>378h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                 | 34Ch |                                |
| 358h<br>35Ch<br>36Oh<br>364h<br>368h<br>368h<br>36Ch<br>370h<br>374h<br>378h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                 | 350h |                                |
| 35Ch<br>360h<br>364h<br>368h<br>368h<br>36Ch<br>370h<br>374h<br>378h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 | 354h |                                |
| 360h<br>364h<br>368h<br>36Ch<br>370h<br>374h<br>378h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 |      |                                |
| 364h<br>368h<br>36Ch<br>370h<br>374h<br>378h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                 |      |                                |
| 368h<br>36Ch<br>370h<br>374h<br>378h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 |      |                                |
| 36Ch<br>370h<br>374h<br>378h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                 |      |                                |
| 370h<br>374h<br>378h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 |      |                                |
| 374h<br>378h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                 |      |                                |
| 378h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 |      |                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 |      |                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 |      |                                |



|                | 400h | 480h |
|----------------|------|------|
|                | 404h | 484h |
|                | 408h | 488h |
|                | 40Ch | 48Ch |
| TXT.Public.Key | 410h | 490h |
|                | 414h | 494h |
|                | 418h | 498h |
|                | 41Ch | 49Ch |
|                | 420h | 4A0h |
|                | 424h | 4A4h |
|                | 428h | 4A8h |
|                | 42Ch | 4ACh |
|                | 430h | 4B0h |
|                | 434h | 4B4h |
|                | 438h | 4B8h |
|                | 43Ch | 4BCh |
|                | 440h | 4C0h |
|                | 444h | 4C4h |
|                | 448h | 4C8h |
|                | 44Ch | 4CCh |
|                | 450h | 4D0h |
|                | 454h | 4D4h |
|                | 458h | 4D8h |
|                | 45Ch | 4DCh |
|                | 460h | 4E0h |
|                | 464h | 4E4h |
|                | 468h | 4E8h |
|                | 46Ch | 4ECh |
|                | 470h | 4F0h |
|                | 474h | 4F4h |
|                | 478h | 4F8h |
|                | 47Ch | 4FCh |

#### Table 3-19. Intel<sup>®</sup> Trusted Execution Technology Registers, cont'd



#### 3.6.1 Intel<sup>®</sup> TXT Space Registers

The Intel TXT registers adhere to the public and private attributes described in XREF.

As described previously, each Intel TXT register may have up to three ways to access it. These are given the following symbolic names. TXT\_TXT is the memory region starting at FED2\_0000h when it is accessed using the special Intel TXT read or write commands. TXT\_PR is the memory region starting at FED2\_0000h when it is accessed using normal read or write commands. TXT\_PB is the memory region starting at FED3\_0000h accessed using any read or write command. TXT\_PB\_noWR is similar to TXT\_PB but write accesses have no affect.

The register tables below sometimes list more than one base for a register. Normally this would indicate that there is more than one register. However, in the current section it indicates that there is a single register which can be accessed in more than one way.

#### 3.6.1.1 TXT.STS—Intel<sup>®</sup> TXT Status Register

This register is used to read the status of the Intel TXT Command/Status Engine functional block in the Shortened Product Name.

General Behavioral Rules:

- This is a read-only register, so writes to this register will be ignored.
- This register is available in both the Public and Private Intel TXT configuration spaces.

| Base: T)<br>Base: T)<br>Base: T) | (T_PR | Offset: 00<br>Offset: 00<br>Offset: 00 | 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------------------------|-------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                              | Attr  | Default                                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 31:18                            | RV    | 0h                                     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 17                               | RO    | 0                                      | TXT.SEQ.IN.PROGRESS         This bit is set when the TXT.SEQUENCE.START msg is received from a processor.         This bit is cleared when the TXT.SEQUENCE.DONE msg is received from a processor.         If this bit is set and the chipset receives another TXT.SEQUENCE.START message, then the chipset treats this as a rogue attack and does TXT_RESET# and sets Rogue status bit.                                                                                                                                                      |
| 16                               | RO    | 0                                      | <b>TXT.LOCALITY2.OPEN.STS</b><br>This bit is set when either the TXT.CMD.OPEN.LOCALITY2 command or the TXT.CMD.OPEN.PRIVATE is seen by the chipset. It is cleared on reset or when either TXT.CMD.CLOSE.LOCALITY2 or TXT.CMD.CLOSE.PRIVATE is seen. This bit can be used by sw as a positive indication that the command has taken effect. Note that hardware should not set or clear this bit until the internal hardware will guarantee that incoming cycles will be decoded based on the state change caused by the OPEN or CLOSE command. |
| 15                               | RO    | 0                                      | <b>TXT.LOCALITY1.OPEN.STS</b><br>This bit is set when the TXT.CMD.OPEN.LOCALITY1 command is seen by the chipset. It is cleared on reset or when TXT.CMD.CLOSE.LOCALITY1 is seen. This bit can be used by sw as a positive indication that the command has taken effect. Note that hardware should not set or clear this bit until the internal hardware will guarantee that incoming cycles will be decoded based on the state change caused by the OPEN or CLOSE command.                                                                    |

#### (Sheet 1 of 2)

г



-

#### (Sheet 2 of 2)

| Base: T)<br>Base: T)<br>Base: T) | (T_PR      | Offset: 00<br>Offset: 00<br>Offset: 00 | 00h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------------------------|------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                              | Attr       | Default                                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 14                               | RO         | 0                                      | <b>TXT.LOCALITY3.OPEN.STS</b><br>This bit is set when the TXT.CMD.OPEN.LOCALITY3 command is seen by the chipset. It is cleared on reset or when TXT.CMD.CLOSE.LOCALITY3 is seen.<br>This bit can be used by sw as a positive indication that the command has taken effect. Note that hardware should not set or clear this bit until the internal hardware will guarantee that incoming cycles will be decoded based on the state change caused by the OPEN or CLOSE command.                                                                                                                                                                                   |
| 13                               | RV         | 0                                      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 12                               | R <i>V</i> | 0                                      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 11                               | RO         | 0                                      | <ul> <li>TXT.MEM-CONFIG-OK.STS (TXTMCONFOKSTS)</li> <li>This bit indicates whether the chipset has received and accepted the TXT.CMD.MEM-CONFIG-CHECKED TXT command. This bit is cleared by PCI reset or by the TXT.CMD.UNLOCK-MEMCONFIG command.</li> <li>0 = Indicates that memory configuration checking has not been performed. This is the default state after PCI reset. This bit is also set to 0 after the chipset has accepted the TXT.CMD.UNLOCK-MEM-CONFIG command.</li> <li>0 = Indicates that memory configuration checking has been performed. This is set to one when the chipset accepts the TXT.CMD.MEM-CONFIG-CHECKED TXT command.</li> </ul> |
| 10:8                             | RV         | 0                                      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 7                                | RO         | 0                                      | TXT.PRIVATE-OPEN.STS<br>This bit will be set to 1 when the TXT.CMD.OPEN-PRIVATE is performed.This bit<br>cleared by the TXT.CMD.CLOSE-PRIVATE or by a system reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 6                                | RO         | 0                                      | <b>TXT.MEM-CONFIG-LOCK.STS</b><br>This bit will be set to 1 when the memory configuration has been locked.This bit is cleared by TXT.CMD.UNLOCK.MEMCONFIG or by a system reset.<br>When this bit is set registers VTCTRL (D20:F0:7Ch) and VTBAR (D20:F0:78h) will be locked. And these registers will be unlocked when this bit is clear.                                                                                                                                                                                                                                                                                                                       |
| 5                                | RO         | 0                                      | TXT.BASE.LOCKED.STS         This bit will be set to 1 when the TXT.LOCK.BASE command is issued.         This bit is cleared by TXT.UNLOCK.BASE or by a system reset.         When this bit is set, TXT space registers TXT_HEAP_BASE, TXT_HEAP_SIZE, TXT_MSEG_BASE, TXT_MSEG_SIZE, TXT_SCRATCHPAD0 and TXT_SCRATCHPAD1 will be locked. And these registers will be unlocked when this bit is clear.                                                                                                                                                                                                                                                             |
| 4:2                              | RV         | 0h                                     | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1                                | RO         | 1                                      | <b>SEXIT.DONE.STS</b><br>This bit is set when all of the bits in the TXT.THREADS.JOIN register are clear 0 (using TXT_JOINS_CLEAR command). Thus, this bit will be set immediately after reset (since the bits are all 0).                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0                                | RO         | 0                                      | <b>SENTER.DONE.STS</b><br>The chipset sets this bit when TXT.THREADS.JOIN = TXT.THREAD.EXISTS and TXT.THREADS.JOIN != 0.<br>When any of the threads does the TXT.JOINS.CLEAR to clear the set bit in TXT.THREADS.JOIN register, the TXT.THREADS.JOIN and TXT.THREADS.EXISTS registers will not be equal, so the chipset will clear this bit.                                                                                                                                                                                                                                                                                                                    |



#### 3.6.1.2 TXT.ESTS—Intel<sup>®</sup> TXT Error Status Register

This register is used to read the status associated with various errors that might be detected.

- This register is available for read-only access from the Public configuration space.
- This register is available for read and write access from the Private configuration space. Each status bit is cleared by writing to this register with a 1 in the corresponding bit position.
- The bits in this register are cleared by writing a 1 to the corresponding bit positions. These bits are not cleared by a standard system reset.

| Base: TX | Base: TXT_TXT Offset: 0008h<br>Base: TXT_PR Offset: 0008h<br>Base: TXT_PB_noWROffset: 0008h |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|----------|---------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit      | Attr                                                                                        | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| 7        | RV                                                                                          | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 6        | RW1C                                                                                        | 0       | TXT.WAKE-ERROR.STS<br>The chipset sets this bit when it detects that there might have been secrets<br>in memory and a reset or power failure occurred. If this bit is set after a<br>system reset, the chipset will prevent memory accesses until specifically<br>enabled. The software that is authorized to enable the memory accesses<br>will also be responsible for clearing the secrets from memory.Software can<br>read chipset-specific registers to determine the specific cause of the error.<br>The location of those bits is beyond the scope of this specification. On a<br>reset, if NOP_ACK_WITH_SECRETS is received, then this bit is set to 1. On<br>a reset, if NOP_ACK_WITHOUT_SECRETS is received, then this bit is<br>cleared to 0.<br>This bit must be cleared if a read to FED4_0000h returns a 1 in Bit 0. |  |  |  |
| 5        | RWC                                                                                         | 0       | <b>TXT.ALIAS.FAULT</b><br>Set when the platform determines there is an address alias error that could<br>be a security violation. Software can clear this bit by writing a 1 to it.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 4        | RWC                                                                                         | 0       | <i>Reserved.</i><br>This bit is set when the processor issues a write to TXT.ESTS.SET register with bit [4] = 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 3        | RWC                                                                                         | 0       | <i>Reserved.</i><br>This bit is set when the processor issues a write to TXT.ESTS.SET register with bit [3] = 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 2        | RWC                                                                                         | 0       | <b>TXT.MEMORY.ATTACK</b><br>This bit is set when there is some illegal read of DRAM. This bit is set when<br>the processor issues a write to TXT.ESTS.SET register with bit [2]=1.<br>Software can clear this bit by writing a 1 to it.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 1        | RW1C                                                                                        | 0       | TXT.ROGUE.STS<br>The chipset sets this bit to indicate that some thread has left the secure<br>environment improperly.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 0        | ROS                                                                                         | 0       | <b>TXT.POISON Cycle Received</b><br>The chipset sets this bit to indicate that the TXT.POISON cycle has been received. Note that this bit is sticky and is only cleared by a power cycle. The effect of TXT.POISON is also held active through reset and so the chipset is poisoned even after the reset. The only way to clear the poison effect is to do a power cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |



#### 3.6.1.3 TXT.THREADS.EXISTS—Intel<sup>®</sup> TXT Thread Exists Register

This register is used to read which threads are registered as Intel TXT capable.

General Behavioral Rules:

- This is a read-only register, so writes to this register will be ignored.
- This register is available in both the Public and Private Intel TXT configuration spaces.

| Base: TX | Base: TXT_TXT Offset: 0010h<br>Base: TXT_PR Offset: 0010h<br>Base: TXT_PB Offset: 0010h |         |                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
|----------|-----------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit      | Attr                                                                                    | Default | Description                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 63:0     | RO                                                                                      | Oh      | TXT.THREADS.EXISTS[63:0]<br>This bit field indicates the threads that exit in the platform. Each thread sets<br>its bit in this register by writing a 1 to the corresponding TXT.EXISTS.SET<br>register. How each thread determines which bit to write is platform<br>dependent.<br>These bits can be cleared by writing a 1 to the corresponding bit in the<br>TXT.EXISTS.CLEAR register. |  |  |  |

#### 3.6.1.4 TXT.THREADS.JOIN—Intel<sup>®</sup> TXT Threads Join Register

This register is used to count the threads that have joined the Intel TXT environment.

- This is a read-only register, so writes to this register will be ignored.
- This register is available in both the Public and Private Intel TXT configuration spaces.

| Base: TXT_TXT Offset: 0020h<br>Base: TXT_PR Offset: 0020h<br>Base: TXT_PB Offset: 0020h |      |         |                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|-----------------------------------------------------------------------------------------|------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                                                                     | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 63:0                                                                                    | RO   | Oh      | TXT.THREADS.JOIN[63:0]<br>This bit field indicates the threads that exist in the platform. Each thread<br>sets its bit in this register by writing a 1 to the corresponding<br>TXT.JOINS.SET register. How each thread determines which bit to write is<br>platform dependent.<br>These bits can be cleared by writing a 1 to the corresponding bit in the<br>TXT.JOINS.CLEAR register. |  |  |



#### 3.6.1.5 TXT.ERRORCODE—Intel<sup>®</sup> TXT Error Code Register

When software discovers an error, it can write this scratch-pad register. However, the register is sticky and reset only by a power-good reset, and so allows diagnostic software (after the hard reset) to determine why the SENTER sequence failed (by examining various status bits).

General Behavioral Rules:

- This is a read-only register in the public Intel TXT configuration space.
- This register is for read and write in the private Intel TXT configuration space.
- Accesses to this register are done with 1-, 2-, or 4-byte writes and reads.
- The default value of this register is 0000000h.
- Access to this register has no other effect on the chipset other than reading or writing the contents of this register.

| Base: TXT_TXT Offset: 0030h<br>Base: TXT_PR Offset: 0030h<br>Base: TXT_PB_noWROffset: 0030h |      |         |                                                                                                            |  |
|---------------------------------------------------------------------------------------------|------|---------|------------------------------------------------------------------------------------------------------------|--|
| Bit                                                                                         | Attr | Default | Description                                                                                                |  |
| 31:0                                                                                        | RWS  | 0h      | TXT_ERRORCODE[31:0]<br>This register is a scratch pad register and is defined by the software usage model. |  |

#### 3.6.1.6 TXT.CMD.RESET—Intel<sup>®</sup> TXT System Reset Command Register

When this command is invoked, the chipset resets the entire platform.

- This is a write-only register.
- This register is only available in the private Intel TXT configuration space.
- Accesses to this register are done with 1-byte writes.
- The data bits associated with this command are undefined and have no specific meaning.

| Base: TXT_TXT<br>Base: TXT_PR |      |         |             |
|-------------------------------|------|---------|-------------|
| Bit                           | Attr | Default | Description |
| 7:0                           | WO   | 0h      | N/A         |



#### 3.6.1.7 TXT.CMD.CLOSE\_PRIVATE—Intel<sup>®</sup> TXT Close Private Command Register

The processor that authenticates the SEXIT code does this to prevent the Intel TXT Private configuration space from being accessed using standard memory read/write cycles.

General Behavioral Rules:

- This is a write-only register.
- This register is only available in the Private Intel TXT configuration space.
- Accesses to this register are done with 1-byte writes.
- The data bits associated with this command are undefined and have no specific meaning.

| Base: TXT_TXT Offset: 0048h<br>Base: TXT_PR Offset: 0048h |      |         |             |
|-----------------------------------------------------------|------|---------|-------------|
| Bit                                                       | Attr | Default | Description |
| 7:0                                                       | WO   | 0h      | N/A         |

#### 3.6.1.8 TXT.VER.QPIIF

This register provides chipset version information. Important to MLE to detect/debug chipsets.

| Base: TXT_TXT Offset: 0100h<br>Base: TXT_PR Offset: 0100h |      |         |                     |
|-----------------------------------------------------------|------|---------|---------------------|
| Bit                                                       | Attr | Default | Description         |
| 7:0                                                       | WO   |         | chipset revision ID |



#### 3.6.1.9 TXT.ID—Intel<sup>®</sup> TXT Identifier Register

This register holds TXT ID for IIO.

General Behavioral Rules:

• This register is available in both the Public and Private Intel TXT configuration spaces.

| Base: TXT_TXT<br>Base: TXT_PR<br>Base: TXT_PB |       | Offset: 0110h<br>Offset: 0110h<br>Offset: 0110h |                                                                                                                                                                                                                                                                                     |
|-----------------------------------------------|-------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                           | Attr  | Default                                         | Description                                                                                                                                                                                                                                                                         |
| 63:48                                         | RWLBS | Oh                                              | <b>TXT.ID.EXT</b><br>This is an Extension onto the other ID fields.<br>This register will be locked for access using Intel TXT public space when<br>the TXT.CMD.LOCK.BASE is issued. When locked this register is updated<br>by private or Intel TXT writes, but not public writes. |
| 47:32                                         | RO    | Oh                                              | TXT.RID         Revision ID         This field is revision dependent.         Refer to the Intel <sup>®</sup> Core <sup>™</sup> i7-800 and i5-700 Desktop Processor Series         Specification Update for the value of the Revision ID Register.                                  |
| 31:16                                         | RO    | C002h                                           | TXT.DID - Device ID C002h                                                                                                                                                                                                                                                           |
| 15:0                                          | RO    | 8086h                                           | TXT.VID<br>Vendor ID = 8086 for Intel corporation.                                                                                                                                                                                                                                  |

*Note:* Intel Chipset Implementation Notes: For IIO, the TXT.MIF.LARGE.CAP bit will be 1. IIO will support having any pointers point to addresses above 4G.

#### 3.6.1.10 TXT.CMD.LOCK.BASE—Intel<sup>®</sup> TXT Lock Base Command Register

When this command is invoked, the chipset will lock the registers listed in the table of registers and commands. The command may be used by SCHECK or by SINIT to lock down the location of code or any other information that needs to be passed between SCHECK and the VMM and its loader.

- This is a write-only register.
- This register is only available in the Private Intel TXT configuration space.
- Accesses to this register are done with 1-byte writes.
- The data bits associated with this command are undefined and have no specific meaning.

| Base: TXT_TXT<br>Base: TXT_PR |      | Offset: 0230<br>Offset: 0230 |             |
|-------------------------------|------|------------------------------|-------------|
| Bit                           | Attr | Default                      | Description |
| 7:0                           | WO   | 0h                           | N/A         |



# 3.6.1.11 TXT.CMD.UNLOCK.BASE—Intel<sup>®</sup> TXT Unlock Base Command Register

When this command is invoked, the chipset unlocks the registers listed in the table of registers and commands. When unlocked, the registers affected by this command may be written with public cycles, as well as private or Intel TXT cycles.

General Behavioral Rules:

- This is a write-only register.
- This register is only available in the Private Intel TXT configuration space.
- Accesses to this register are done with 1-byte writes.
- The data bits associated with this command are undefined and have no specific meaning.

| Base: TXT_TXT Offset: 0238h<br>Base: TXT_PR Offset: 0238h |      |         |             |
|-----------------------------------------------------------|------|---------|-------------|
| Bit                                                       | Attr | Default | Description |
| 7:0                                                       | WO   | 0h      | N/A         |

#### 3.6.1.12 TXT.SINIT.MEMORY.BASE—Intel® TXT SINIT Code Base Register

This register holds a pointer to the base address of the SINIT code.

- This is a read/write register.
- This register is available for reads or writes in the Public Intel TXT configuration space.
- This register is available for read or write in the Private Intel TXT configuration space.

| Base: TXT_TXT Offset: 0270h<br>Base: TXT_PR Offset: 0270h<br>Base: TXT_PB Offset: 0270h |    |         |                                                                                                                                                                      |
|-----------------------------------------------------------------------------------------|----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit Attr Default                                                                        |    | Default | Description                                                                                                                                                          |
| 63:40                                                                                   | RO | 0h      | Reserved                                                                                                                                                             |
| 39:12                                                                                   | RW | Oh      | TXT.SINIT.BASE[39:12]<br>Base address of the SINIT code.<br>Note: Only Bits 39:12 are implemented because the SINIT code must be<br>aligned to a 4-KB page boundary. |
| 11:0                                                                                    | RO | 0h      | Reserved                                                                                                                                                             |



#### 3.6.1.13 TXT.SINIT.MEMORY.SIZE—Intel<sup>®</sup> TXT SINIT Memory Size Register

This register indicates the size of the SINIT memory space.

General Behavioral Rules:

- This is a read/write register.
- This register is available for read or write in the Private Intel TXT configuration space.

| Base: TXT_PR C |      | Offset: 0278h<br>Offset: 0278h<br>Offset: 0278h | -<br>1                                                                                                                                               |
|----------------|------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit            | Attr | Default                                         | Description                                                                                                                                          |
| 63:0           | RW   | 0h                                              | TXT.SINIT.SIZE[63:0]<br>Hardware does not use the information contained in this register. It is used<br>as a mailbox between two pieces of software. |

#### 3.6.1.14 TXT.MLE.JOIN—Intel<sup>®</sup> TXT MLE Join Base Register

Holds a pointer to the base address of the SVMM join code used by the RLPs.

- This is a read/write register.
- This register is available for read or write in the Public Intel TXT configuration space.
- This register is available for read or write in the Private Intel TXT configuration space.

| Base: TXT_TXT<br>Base: TXT_PR<br>Base: TXT_PB |      | Offset: 0290<br>Offset: 0290<br>Offset: 0290 | h                                                        |
|-----------------------------------------------|------|----------------------------------------------|----------------------------------------------------------|
| Bit                                           | Attr | Default                                      | Description                                              |
| 63:40                                         | RO   | 0h                                           | Reserved                                                 |
| 39:0                                          | RW   | Oh                                           | TXT.MLE.JOIN[39:0]<br>Base address of the MLE join code. |



#### 3.6.1.15 TXT.HEAP.BASE—Intel<sup>®</sup> TXT HEAP Code Base Register

This register holds a pointer to the base address for the Intel TXT Heap.

General Behavioral Rules:

- This is a read/write register.
- This register is locked by TXT.CMD.LOCK.BASE. When locked this register is updated by private or Intel TXT writes, but not public writes
- This register is available for read or write in the Public Intel TXT configuration space.
- This register is available for read or write in the Private Intel TXT configuration space.

| Base: TXT_PR |      | Offset: 0300h<br>Offset: 0300h<br>Offset: 0300h |                                                                                                                                                                                                                                                                  |
|--------------|------|-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit          | Attr | Default                                         | Description                                                                                                                                                                                                                                                      |
| 63:0         | RWLB | Oh                                              | TXT.HEAP.BASE[63:0]<br>Base address of the heap.<br>This register will be locked for access using Intel TXT public space when the<br>TXT.CMD.LOCK.BASE is issued. When locked this register is updated by<br>private or Intel TXT writes, but not public writes. |

#### 3.6.1.16 TXT.HEAP.SIZE—Intel<sup>®</sup> TXT HEAP Size Register

This register indicates the size of the Intel TXT Heap.

- This is a read/write register.
- This register is locked by TXT.CMD.LOCK.BASE. When locked this register is updated by private or Intel TXT writes, but not public writes
- This register is available for read or write in the Public Intel TXT configuration space.
- This register is available for read or write in the Private Intel TXT configuration space.

| Base: TXT_TXT Offset: 0308h<br>Base: TXT_PR Offset: 0308h<br>Base: TXT_PB Offset: 0308h |      |         |                                                                                                                                                                                                                                                                                 |
|-----------------------------------------------------------------------------------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                                                                     | Attr | Default | Description                                                                                                                                                                                                                                                                     |
| 63:0                                                                                    | RWLB | Oh      | TXT.HEAP.SIZE[63:0]<br>Size of the total device space in bytes.<br>This register will be locked for access using Intel TXT public space when the<br>TXT.CMD.LOCK.BASE is issued. When locked this register is updated by<br>private or Intel TXT writes, but not public writes. |



#### 3.6.1.17 TXT.MSEG.BASE—Intel<sup>®</sup> TXT MSEG Base Register

This register holds a pointer to the base address for the TXT MSEG.

General Behavioral Rules:

- This is a read/write register.
- This register is locked by TXT.CMD.LOCK.BASE. When locked it may not be changed by any writes, whether they are Intel TXT private or public writes.
- This register is available for read or write in the Public Intel TXT configuration space.
- This register is available for read or write in the Private Intel TXT configuration space.

| Base: TXT_TXT<br>Base: TXT_PR<br>Base: TXT_PB |      | Offset: 0310<br>Offset: 0310<br>Offset: 0310 | n                                                                                                                                                                                                                                   |
|-----------------------------------------------|------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                           | Attr | Default                                      | Description                                                                                                                                                                                                                         |
| 63:0                                          | RWL  | Oh                                           | TXT.MSEG.BASE[63:0]<br>This register will be locked for access using Intel TXT public space when the<br>TXT.CMD.LOCK.BASE is issued. When locked this register is updated by<br>private or Intel TXT writes, but not public writes. |

#### 3.6.1.18 TXT.MSEG.SIZE—Intel® TXT MSEG Size Register

This register holds the size (in bytes) of the Intel TXT MSEG region.

- This is a read/write register.
- This register is locked by TXT.CMD.LOCK.BASE. When locked it may not be changed by any writes, whether they are Intel TXT private or public writes.
- This register is available for read or write in the Public Intel TXT configuration space.
- This register is available for read or write in the Private Intel TXT configuration space.

| Base: TXT_TXTOffset: 0318Base: TXT_PROffset: 0318Base: TXT_PBOffset: 0318 |      |         | h                                                                                                                                                                                                                                   |
|---------------------------------------------------------------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                                                       | Attr | Default | Description                                                                                                                                                                                                                         |
| 63:0                                                                      | RWL  | Oh      | TXT.MSEG.SIZE[63:0]<br>This register will be locked for access using Intel TXT public space when the<br>TXT.CMD.LOCK.BASE is issued. When locked this register is updated by<br>private or Intel TXT writes, but not public writes. |



#### 3.6.1.19 TXT.SCRATCHPAD0—Intel<sup>®</sup> TXT Scratch Pad Register 0

Intel TXT Scratch Pad Register.

General Behavioral Rules:

- This is a read/write register.
- This register is locked by TXT.CMD.LOCK.BASE. When locked this register is updated by private or Intel TXT writes, but not public writes.
- This register is available for read or write in the Public and Private Intel TXT configuration space.

| Base: TXT_TXT Offset: 0320h<br>Base: TXT_PR Offset: 0320h<br>Base: TXT_PB Offset: 0320h |      |         |                                                                                                                                                                                                                                       |  |  |  |
|-----------------------------------------------------------------------------------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                                                                                     | Attr | Default | Description                                                                                                                                                                                                                           |  |  |  |
| 63:0                                                                                    | RWLB | 0h      | TXT.SCRATCHPADO[63:0]<br>This register will be locked for access using Intel TXT public space when the<br>TXT.CMD.LOCK.BASE is issued. When locked this register is updated by<br>private or Intel TXT writes, but not public writes. |  |  |  |

#### 3.6.1.20 TXT.SCRATCHPAD1—Intel<sup>®</sup> TXT Scratch Pad Register 1

Intel TXT Scratch Pad Register.

- This is a read/write register.
- This register is available for read or write in the Public and Private Intel TXT configuration space.

| Base: TX | (T_PR ( | Offset: 0328h<br>Offset: 0328h<br>Offset: 0328h |                       |
|----------|---------|-------------------------------------------------|-----------------------|
| Bit      | Attr    | Default                                         | Description           |
| 63:0     | RW      | 0h                                              | TXT.SCRATCHPAD1[63:0] |



#### 3.6.1.21 TXT.CMD.OPEN.LOCALITY1—Intel<sup>®</sup> TXT Open Locality 1 Command

Enables Locality 1 decoding in chipset.

General Behavioral Rules:

- This is a write-only register.
- This register is only available in the private Intel TXT configuration space.
- Accesses to this register are done with 1-byte writes.
- The data bits associated with this command are undefined and have no specific meaning.

| Base: TXT_TXT Offset: 0380h |      |         |             |  |  |  |  |
|-----------------------------|------|---------|-------------|--|--|--|--|
| Bit                         | Attr | Default | Description |  |  |  |  |
| 7:0                         | WO   | 0h      | N/A         |  |  |  |  |

#### 3.6.1.22 TXT.CMD.CLOSE.LOCALITY1—Intel<sup>®</sup> TXT Close Locality 1 Command

Disables Locality 1 decoding in chipset.

General Behavioral Rules:

- This is a write-only register.
- This register is only available in the private Intel TXT configuration space.
- Accesses to this register are done with 1-byte writes.
- The data bits associated with this command are undefined and have no specific meaning.

| Base: TX<br>Base: TX |      |         |             |
|----------------------|------|---------|-------------|
| Bit                  | Attr | Default | Description |
| 7:0                  | WO   | 0h      | N/A         |

#### 3.6.1.23 TXT.CMD.OPEN.LOCALITY2—Intel® TXT Open Locality 2 Command

Enables Locality 2 decoding in chipset. This command will open Locality2 for decode as an Intel TXT space by the chipset. This command is either an TXTMW or a private write when private is open.

*Note:* OPEN.PRIVATE will open Locality 2 and CLOSE.PRIVATE will close Locality 2 without requiring an explicit OPEN/CLOSE.CMD.LOCALITY3 cycle.

The OPEN/CLOSE Locality 2 commands are to be used in the window while PRIVATE is open, but the VMM wants to close or re-open the Locality 2 space while still leaving PRIVATE open.

If the locality is closed, then cycles to the Locality 2 address range are not decoded as Intel TXT cycles.



#### *Note:* PRIVATE space must also be Open for Locality 2 to be decoded as Intel TXT space.

General Behavioral Rules:

- This is a write-only register.
- This register is only available in the private Intel TXT configuration space.
- Accesses to this register are done with 1-byte writes.
- The data bits associated with this command are undefined and have no specific meaning.

|     | Base: TXT_TXT Offset: 0390h<br>Base: TXT_PR Offset: 0390h |         |             |  |  |  |  |
|-----|-----------------------------------------------------------|---------|-------------|--|--|--|--|
| Bit | Attr                                                      | Default | Description |  |  |  |  |
| 7:0 | WO                                                        | 0h      | N/A         |  |  |  |  |

#### 3.6.1.24 TXT.CMD.CLOSE.LOCALITY2—Intel® TXT Close Locality 2 Command

Disables Locality 2 decoding in chipset. When closed, the chipset may decode this range as normal memory space, or it may abort cycles to this range. This command is either an TXTMW or a private write when private is open.

General Behavioral Rules:

- This is a write-only register.
- Accesses to this register are done with 1-byte writes.
- The data bits associated with this command are undefined and have no specific meaning.

| Base: TXT_TXT Offset: 0398h<br>Base: TXT_PR Offset: 0398h |      |         |             |  |  |  |
|-----------------------------------------------------------|------|---------|-------------|--|--|--|
| Bit                                                       | Attr | Default | Description |  |  |  |
| 7:0                                                       | WO   | 0h      | N/A         |  |  |  |

#### 3.6.1.25 TXT.PUBLIC.KEY—Intel<sup>®</sup> TXT Public Key Hash Register

Chipset public key hash.

| Base: TXT_TXT Offset: 0400h<br>Base: TXT_PR Offset: 0400h<br>Base: TXT_PB Offset: 0400h |      |         |             |  |  |  |
|-----------------------------------------------------------------------------------------|------|---------|-------------|--|--|--|
| Bit                                                                                     | Attr | Default | Description |  |  |  |
| 256:0                                                                                   | RO   |         | N/A         |  |  |  |



### 3.7 Intel<sup>®</sup> QuickPath Interconnect Device/Functions

The following device/functions control the Intel QuickPath Interconnect coherent link.

| Register Group                    | Device | Function | Comment              |
|-----------------------------------|--------|----------|----------------------|
| Intel QuickPath Interconnect Port | 16     | 0        | Link and PPR         |
| Intel QuickPath Interconnect Port | 16     | 1        | Routing and protocol |

#### Table 3-20. Intel<sup>®</sup> QuickPath Interconnect Physical/Link Map Port 0 (Device 16)

| DID    | VID    | )      | 00h |             | 80h |
|--------|--------|--------|-----|-------------|-----|
| PCISTS | PCICMD |        | 04h |             | 84h |
| CCR    |        | RID    | 08h |             | 88h |
| HDR    |        | CLS    | 0Ch |             | 8Ch |
|        |        |        | 10h |             | 90h |
|        |        |        | 14h |             | 94h |
|        |        |        | 18h |             | 98h |
|        |        |        | 1Ch |             | 9Ch |
|        |        |        | 20h |             | A0h |
|        |        |        | 24h |             | A4h |
|        |        |        | 28h |             | A8h |
| SID    | ] [    | SVID   | 2Ch |             | ACh |
|        | -      |        | 30h |             | B0h |
|        |        | CAPPTR | 34h |             | B4h |
|        |        |        | 38h |             | B8h |
|        |        |        | 40h |             | BCh |
|        |        |        | 40h |             | C0h |
|        |        |        | 44h | QPI[0]LCL   | C4h |
|        |        |        | 48h |             | C8h |
|        |        |        | 4Ch |             | CCh |
|        |        |        | 50h |             | D0h |
|        |        |        | 54h |             | D4h |
|        |        |        | 58h |             | D8h |
|        |        |        | 5Ch |             | DCh |
|        |        |        | 60h |             | E0h |
|        |        |        | 64h |             | E4h |
|        |        |        | 68h |             | E8h |
|        |        |        | 6Ch |             | ECh |
|        |        |        | 70h |             | F0h |
|        |        |        | 74h |             | F4h |
|        |        |        | 78h | QPI[0]LCRDC | F8h |
|        |        |        | 7Ch |             | FCh |



#### 3.7.1 Intel<sup>®</sup> QuickPath Interconnect Link Layer Registers

The link layer register are defined for the coherent link. There is a special attribute on some link layer registers to handle the link layer specific reset. The link layer only has hard and soft resets. 'N' attribute indicates that the register is reset on a link layer hard reset. 'NN' indicates that the register is reset on any link layer reset (hard or soft).

#### 3.7.1.1 SVID—Subsystem Vendor ID

| Register<br>Device:<br>Function<br>Offset: | 16   |         |                                                                                                                                                                                 |
|--------------------------------------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default | Description                                                                                                                                                                     |
| 7:0                                        | RWO  | 00h     | Subsystem Vendor Identification<br>This field is programmed during boot-up to indicate the vendor of the system<br>board. After it has been written once, it becomes read only. |

#### 3.7.1.2 SID—Subsystem Device ID

| Register<br>Device:<br>Function<br>Offset: | 16   |         |                                                                                                         |
|--------------------------------------------|------|---------|---------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default | Description                                                                                             |
| 7:0                                        | RWO  | 00h     | Subsystem Identification Number<br>Assigned by the subsystem vendor to uniquely identify the subsystem. |

#### 3.7.1.3 CAPPTR—Capability Pointer

The CAPPTR provides the offset to the location of the first device capability in the capability list.

| Register:CAPPTRDevice:16Function:0,1Offset:34h |      |            |                                                                             |  |  |  |  |
|------------------------------------------------|------|------------|-----------------------------------------------------------------------------|--|--|--|--|
| Bit                                            | Attr | Default    | Description                                                                 |  |  |  |  |
| 7:0                                            | RO   | 00h: F 0/1 | Capability Pointer Points to the first capability structure for the device. |  |  |  |  |



#### 3.7.1.4 QPI[0]LCL—Intel<sup>®</sup> QuickPath Interconnect Link Control

Register per Intel QuickPath Interconnect port. This register is used for Control of Link Layer.

| Register:       QPI[0]LCL         Device:       16         Function:       0         Offset:       C4h |      |         |                                                                                                                                            |  |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Bit                                                                                                    | Attr | Default | Description                                                                                                                                |  |  |  |  |  |  |
| 31:21                                                                                                  | RO   | 0       | Reserved                                                                                                                                   |  |  |  |  |  |  |
| 20                                                                                                     | RWDS | 0       | L1 enable<br>Bit is ANDed with the parameter exchanged value for L1 to determine if the<br>link may enter L1.<br>0 = Disable<br>1 = Enable |  |  |  |  |  |  |
| 19:0                                                                                                   | RO   | 0       | Reserved                                                                                                                                   |  |  |  |  |  |  |



#### 3.7.1.5 QPI[0]LCRDC—Intel<sup>®</sup> QuickPath Interconnect Link Credit Control

Registers controls what credits are defined for each message class on VNO and VNA. These credits are made visible on Intel QuickPath Interconnect during the initialization phase of the link layer. Incorrect programming can result in overflow of the receive queue. When returning credits on Intel QuickPath Interconnect this register is used in conjunction with the Intel QuickPath Interconnect standard register QPI[0]LCL—Intel QuickPath Interconnect Link Control to determine how many credits are returned.

This value is captured and used by the Link Layer when exiting the parameter exchange. This state is referred to as "Begin Normal Operation."

| Register:QPI [0]LCRDCDevice:16Function:0Offset:F8h |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|----------------------------------------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bit                                                | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 31                                                 | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 30:28                                              | RV   | 0h      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 27                                                 | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 26:24                                              | RWDS | 1/2h    | VNO - NCB credits<br>Allowed values = 0-7 credits                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 23                                                 | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 22:20                                              | RWDS | 1/2h    | VNO - NCS credits<br>Allowed values = 0–7 credits                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 19                                                 | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 18:16                                              | RWDS | 1/2h    | VNO - NDR credits<br>With Isoc enabled this value is expected to be set at 3 to ensure QoS with<br>processor.<br>Allowed values = 0–7 credits                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| 15                                                 | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 14:12                                              | RWDS | 1/2h    | VNO - DRS credits<br>With Isoc enabled this value is expected to be set at 4 to ensure QoS with<br>processor.<br>Allowed values = 0–7 credits                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
| 11                                                 | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 10:8                                               | RWDS | 0/2h    | VNO - Snp credits<br>Allowed values = 0–7 credits<br>Snp credits are only needed for debug mode only. This should be set to 0 for<br>normal operation. It can be changed to 1 for debug mode.                                                                                                                                                                                                                                 |  |  |  |  |  |
| 7                                                  | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| 6:0                                                | RWDS | 66/4Ah  | <ul> <li>VNA credits</li> <li>Default is set to 102 (66h), which allows for 1 VN0 credit per message class to be assigned with standard headers.</li> <li>0 –127 credits</li> <li>Additional modifiers on VNA credits.</li> <li>If VN0 Snp Credits is set to 1, this must be set to one less credit.</li> <li>If VN0 DRS credits are set to the recommended isoc value (4), this should be set to 33 less credits.</li> </ul> |  |  |  |  |  |



# 3.7.2 Intel<sup>®</sup> QuickPath Interconnect Routing & Protocol Layer Registers

# Table 3-21. CSR Intel<sup>®</sup> QuickPath Interconnect Routing Layer, Protocol (Device 16, Function 1)

| DID    | VID    |                     | 00h |             | 80h |
|--------|--------|---------------------|-----|-------------|-----|
| PCISTS | PCICMD |                     | 04h |             | 84h |
| CCR    |        | RID                 | 08h |             | 88h |
| HDR    |        |                     |     |             | 8Ch |
|        | J      |                     | 10h |             | 90h |
|        |        |                     | 14h |             | 94h |
|        |        |                     | 18h |             | 98h |
|        |        |                     | 1Ch |             | 9Ch |
|        |        |                     | 20h |             | A0h |
|        |        |                     | 24h |             | A4h |
|        |        |                     | 28h |             | A8h |
| SID    | S۱     | 'ID                 | 2Ch |             | ACh |
|        |        |                     | 30h |             | B0h |
|        |        | CAPPTR <sup>1</sup> | 34h |             | B4h |
|        |        | QPIPRDLTO           | 38h | QPIPISOCRES | B8h |
|        | INTP   | INTL                | 3Ch |             | BCh |
|        |        |                     | 40h |             | C0h |
|        |        |                     | 44h |             | C4h |
|        |        |                     | 48h |             | C8h |
| QPIPC  | CTRLO  |                     | 4Ch |             | CCh |
|        |        |                     | 50h |             | D0h |
|        |        |                     | 54h |             | D4h |
|        |        |                     | 58h |             | D8h |
|        |        |                     | 5Ch |             | DCh |
|        |        |                     | 60h |             | E0h |
|        |        |                     | 64h |             | E4h |
|        |        |                     | 68h |             | E8h |
|        |        |                     | 6Ch |             | ECh |
|        |        |                     | 70h |             | F0h |
|        |        |                     | 74h |             | F4h |
|        |        |                     | 78h |             | F8h |
|        |        |                     | 7Ch |             | FCh |

Notes:

1. CAPPTR points to the first capability block



### 3.7.2.1 **QPIPCTRLO**—Intel<sup>®</sup> QuickPath Interconnect Protocol Control 0

Register can only be modified under system quiescence. All RWL bits are locked with the lock1 bit.

| Register<br>Device:<br>Function<br>Offset: | 16   | CTRLO   |                                                                                                                                                                                             |
|--------------------------------------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default | Description                                                                                                                                                                                 |
| 31:30                                      | RWL  | 0       | VC1 Priority<br>When Isoc is enabled this value should is expected to be set as Critical.<br>00 = Standard<br>01 = Reserved<br>10 = High<br>11 = Critical (recommended when isoc enabled)   |
| 29:28                                      | RWL  | 0       | VCp Priority<br>When Isoc is enabled this value should is expected to be set as High ('10).<br>00 = Standard<br>01 = Reserved<br>10 = High (recommended when isoc enabled)<br>11 = Critical |
| 27:0                                       | RWL  | 0       | Reserved                                                                                                                                                                                    |

#### 3.7.2.2 QPIPISOCRES—Intel<sup>®</sup> QuickPath Interconnect Protocol Isochronous Reservation

Controls how TID are allocated to for Isochronous requests. Values applies across all TID allocation pools for a given Intel QuickPath Interconnect port.

Register modified only under system quiescence.

| Register:QPIPISOCRESDevice:16Function:1Offset:B8h |      |         |                                                                                                                                                                                                                                                                                                |  |  |  |
|---------------------------------------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                                               | Attr | Default | Description                                                                                                                                                                                                                                                                                    |  |  |  |
| 31:17                                             | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                       |  |  |  |
| 16                                                | RW   | 1       | Isoc Enabled<br>When set the VCp and VC1 Isoc flows are enabled on Intel QuickPath<br>Interconnect. It is required when this is enabled that the "VC1 Maximum" and<br>the "VCp Maximum" values be non-zero.                                                                                    |  |  |  |
| 15:12                                             | RW   | 0       | VC1 Reserved<br>Number of TIDs that are reserved for VC1 (Azalia) Traffic. The value must be<br>less then "MaxRequest minus the Reserved for High priority". Should be set no<br>greater than the "VC1 Maximum" value.<br>0-7 = Invalid values<br>>7 = Reserved<br>Recommend setting (VC1) = 3 |  |  |  |



| Device: | Function: 1 |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|---------|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Bit     | Attr        | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| 11:8    | RW          | 0       | <ul> <li>VC1 Maximum</li> <li>Maximum tags that can be used for VC1 (Azalia) Traffic. Value should not be set greater then MaxRequests. It is required that "Pool Index" in QPI[0]PORB— QPI[0] Protocol Outgoing Request Buffer be disabled when Isoc traffic is enabled.</li> <li>When Isoc is enabled, this value must be set to &gt;0.</li> <li>0-7 = Maximum TIDs pending on Intel QuickPath Interconnect with critical priority set.</li> <li>&gt;7 = Reserved</li> <li>Recommend setting (VC1 max) = 4</li> </ul> |  |  |  |  |  |
| 7:4     | RW          | 0       | VCp Reserved<br>Number of TIDs that are reserved for VCp (legacy Isoc) Traffic. The value must<br>be less then "MaxRequest minus the Reserved for Critical priority". Should be<br>set no greater than the "VCp Maximum" value.<br>0–7 = Invalid values<br>>7 = reserved<br>Recommend setting (VCp) = 2                                                                                                                                                                                                                 |  |  |  |  |  |
| 3:0     | RW          | 0       | <ul> <li>VCp Maximum</li> <li>Maximum tags that can be used for VCp (legacy Isoc) Traffic. Value should not be set greater then MaxRequests. It is required that "Pool Index" in QPI[0]PORB—QPI[0] Protocol Outgoing Request Buffer be disabled when Isoc traffic is enabled. When Isoc is enabled this value must be set to &gt;0.</li> <li>0-7 = Maximum TIDs pending on Intel QuickPath Interconnect with critical priority set.</li> <li>&gt;7 = Reserved</li> <li>Recommend setting (VCp max) = 4</li> </ul>       |  |  |  |  |  |

# 3.7.2.3 CAPHDRH—PCI Express<sup>®</sup> Capability Header High Register

Capability header (capability ID) for this extended function.

| Device:<br>Function<br>Offset: | 16<br>i: 1<br>100 | h       |                                                          |
|--------------------------------|-------------------|---------|----------------------------------------------------------|
| Bit                            | Attr              | Default | Description                                              |
| 31:0                           | RO                | 000Bh   | CAPIDH<br>000Bh is the Capability ID for vendor specific |

§



# 4

# Processor Uncore Configuration Registers

The processor supports PCI configuration space accesses using the mechanism denoted as Configuration Mechanism in the PCI specification as defined in the latest revision of the *PCI Local Bus Specification*, as well as the PCI Express\* enhanced configuration mechanism as specified in the latest revision of the *PCI Express Base Specification*. All the registers are organized by bus, device, function, and so forth, as defined in the *PCI Express Base Specification*. All processor registers appear on the PCI bus assigned for the processor socket. Bus number is derived by the max bus range setting and processor socket number. All multi-byte numeric fields use "little-endian" ordering (that is, lower addresses contain the least significant parts of the field).

# 4.1 Processor Uncore Configuration Structure (PCI Bus — FFh)

The processor Uncore contains the following PCI devices within a single, physical component. The configuration registers for these devices are mapped as devices residing on the PCI bus assigned for the processor socket. Bus number is derived by the max bus range setting and processor socket number.

- **Device 0** Generic processor non-core. Device 0, Function 0 contains the generic non-core configuration registers for the processor and resides at DID (Device ID) of 2C50-7h. Device 0, Function 1 contains the System Address Decode registers and resides at DID of 2C81h.
- **Device 2** Intel QuickPath Interconnect. Device 2, Function 0 contains the Intel QuickPath Interconnect configuration registers for Intel QuickPath Interconnect Link 0 and resides at DID of 2C90h. Device 2, Function 1 contains the frequency control layer registers for Intel QuickPath Interconnect Link 0 and resides at DID of 2C91h.
- **Device 3** Integrated Memory Controller. Device 3, Function 0 contains the general registers for the Integrated Memory Controller and resides at DID of 2C98h. Device 3, Function 1 contains the Target Address Decode registers for the Integrated Memory Controller and resides at DID of 2C99h. Device 3, Function 4 contains the test registers for the Integrated Memory Controller and resides at DID of 2C9Ch.
- Device 4 Integrated Memory Controller Channel 0. Device 4, Function 0 contains the control registers for Integrated Memory Controller Channel 0 and resides at DID of 2CA0h. Device 4, Function 1 contains the address registers for Integrated Memory Controller Channel 0 and resides at DID of 2CA1h. Device 4, Function 2 contains the rank registers for Integrated Memory Controller Channel 0 and resides at DID of 2CA2h. Device 4, Function 3 contains the thermal control registers for Integrated Memory Controller Channel 0 and resides at DID of 2CA3h.
- Device 5 Integrated Memory Controller Channel 1. Device 5, Function 0 contains the control registers for Integrated Memory Controller Channel 1 and resides at DID of 2CA8h. Device 5, Function 1 contains the address registers for Integrated Memory Controller Channel 1 and resides at DID of 2CA9h. Device 5, Function 2 contains the rank registers for Integrated Memory Controller Channel 1 and resides at DID of 2CAAh. Device 5, Function 3 contains the thermal control registers for Integrated Memory Controller Channel 1 and resides at DID of 2CABh.



# 4.2 Device Mapping

Each component in the processor is uniquely identified by a PCI bus address consisting of Bus Number, Device Number and Function Number. Device configuration is based on the PCI Type 0 configuration conventions. All processor registers appear on the PCI bus assigned for the processor socket. Bus number is derived by the max bus range setting and processor socket number.

#### Table 4-1. Functions Specifically Handled by the Processor

| Component | Register Group                                             | DID   | Device | Function |
|-----------|------------------------------------------------------------|-------|--------|----------|
|           | Intel QuickPath Architecture Generic Non-core<br>Registers | 2C51h | 0      | 0        |
|           | Intel QuickPath Architecture System Address Decoder        | 2C81h |        | 1        |
|           | Intel QuickPath Interconnect Link 0                        | 2C90h | 2      | 0        |
|           | Intel QuickPath Interconnect Physical 0                    | 2C91h | 2      | 1        |
|           | Integrated Memory Controller Registers                     | 2C98h | 3      | 0        |
|           | Integrated Memory Controller Target Address Decoder        | 2C99h |        | 1        |
|           | Integrated Memory Controller Test Registers                | 2C9Ch |        | 4        |
| Processor | Integrated Memory Controller Channel 0 Control             | 2CA0h | 4      | 0        |
|           | Integrated Memory Controller Channel 0 Address             | 2CA1h |        | 1        |
|           | Integrated Memory Controller Channel 0 Rank                | 2CA2h |        | 2        |
|           | Integrated Memory Controller Channel 0 Thermal<br>Control  | 2CA3h |        | 3        |
|           | Integrated Memory Controller Channel 1 Control             | 2CA8h | 5      | 0        |
|           | Integrated Memory Controller Channel 1 Address             | 2CA9h |        | 1        |
|           | Integrated Memory Controller Channel 1 Rank                | 2CAAh |        | 2        |
|           | Integrated Memory Controller Channel 1 Thermal<br>Control  | 2CABh |        | 3        |



# 4.3 Detailed Configuration Space Maps

| DID    | V   | ID  | 00h | 80h |
|--------|-----|-----|-----|-----|
| PCISTS | PCI | CMD | 04h | 84h |
| CCR    |     | RID | 08h | 88h |
| HDR    |     |     | 0Ch | 8Ch |
|        |     |     | 10h | 90h |
|        |     |     | 14h | 94h |
|        |     |     | 18h | 98h |
|        |     |     | 1Ch | 9Ch |
|        |     |     | 20h | A0h |
|        |     |     | 24h | A4h |
|        |     |     | 28h | A8h |
| SID    | SV  | 'ID | 2Ch | ACh |
|        |     |     | 30h | B0h |
|        |     |     | 34h | B4h |
|        |     |     | 38h | B8h |
|        |     |     | 3Ch | BCh |
|        |     |     | 40h | C0h |
|        |     |     | 44h | C4h |
|        |     |     | 48h | C8h |
|        |     |     | 4Ch | CCh |
|        |     |     | 50h | D0h |
|        |     |     | 54h | D4h |
|        |     |     | 58h | D8h |
|        |     |     | 5Ch | DCh |
|        |     |     | 60h | E0h |
|        |     |     | 64h | E4h |
|        |     |     | 68h | E8h |
|        |     |     | 6Ch | ECh |
|        |     |     | 70h | F0h |
|        |     |     | 74h | F4h |
|        |     |     | 78h | F8h |
|        |     |     | 7Ch | FCh |

#### Table 4-2. Device 0, Function 0 — Generic Non-core Registers



| DID    | VID            | 00h | SAD_DRAM_RULE_0       | 80h |
|--------|----------------|-----|-----------------------|-----|
| PCISTS | PCICMD         | 04h | SAD_DRAM_RULE_1       | 84h |
| CCR    | RIE            | 08h | SAD_DRAM_RULE_2       | 88h |
| HDR    |                | 0Ch | SAD_DRAM_RULE_3       | 8Ch |
|        | _              | 10h | SAD_DRAM_RULE_4       | 90h |
|        |                | 14h | SAD_DRAM_RULE_5       | 94h |
|        |                | 18h | SAD_DRAM_RULE_6       | 98h |
|        |                | 1Ch | SAD_DRAM_RULE_7       | 9Ch |
|        |                | 20h |                       | A0h |
|        |                | 24h |                       | A4h |
|        |                | 28h |                       | A8h |
| SID    | SVID           | 2Ch |                       | ACh |
|        |                | 30h |                       | B0h |
|        |                | 34h |                       | B4h |
|        |                | 38h |                       | B8h |
|        |                | 3Ch |                       | BCh |
| SAD_P  | AM0123         | 40h | SAD_INTERLEAVE_LIST_0 | C0h |
| SAD_I  | PAM456         | 44h | SAD_INTERLEAVE_LIST_1 | C4h |
| SAD    | _HEN           | 48h | SAD_INTERLEAVE_LIST_2 | C8h |
| SAD_   | SMRAM          | 4Ch | SAD_INTERLEAVE_LIST_3 | CCh |
| SAD P  | CIEXBAR        | 50h | SAD_INTERLEAVE_LIST_4 | D0h |
| 3AD_1  |                | 54h | SAD_INTERLEAVE_LIST_5 | D4h |
| ςαρ τε | CIEXBAR        | 58h | SAD_INTERLEAVE_LIST_6 | D8h |
| 370_11 | OTEXDAIL       | 5Ch | SAD_INTERLEAVE_LIST_7 | DCh |
| SAD MC | SEG_BASE       | 60h |                       | EOh |
| SAD_MC | JLO_DAJL       | 64h |                       | E4h |
| SAD MC | SAD_MCSEG_MASK |     |                       | E8h |
|        |                | 6Ch |                       | ECh |
| SAD ME | SAD_MESEG_BASE |     |                       | F0h |
|        |                | 74h |                       | F4h |
| SAD ME | SEG_MASK       | 78h |                       | F8h |
|        |                | 7Ch |                       | FCh |
|        |                |     |                       |     |

#### Table 4-3. Device 0, Function 1 — System Address Decoder Registers

| DID    | VID     | 00h | 80h |
|--------|---------|-----|-----|
| PCISTS | PCICMD  | 04h | 84h |
| CCR    | RID     | 08h | 88h |
| HDR    |         | 0Ch | 8Ch |
|        |         | 10h | 90h |
|        |         | 14h | 94h |
|        |         | 18h | 98h |
|        |         | 1Ch | 9Ch |
|        |         | 20h | A0h |
|        |         | 24h | A4h |
|        |         | 28h | A8h |
| SID    | SVID    | 2Ch | ACh |
|        |         | 30h | B0h |
|        |         | 34h | B4h |
|        |         | 38h | B8h |
|        |         | 3Ch | BCh |
|        |         | 40h | C0h |
|        |         | 44h | C4h |
| QPI_QP | ILCL_LO | 48h | C8h |
|        |         | 4Ch | CCh |
|        |         | 50h | D0h |
|        |         | 54h | D4h |
|        |         | 58h | D8h |
|        |         | 5Ch | DCh |
|        |         | 60h | E0h |
|        |         | 64h | E4h |
|        |         | 68h | E8h |
|        |         | 6Ch | ECh |
|        |         | 70h | F0h |
|        |         | 74h | F4h |
|        |         | 78h | F8h |
|        |         | 7Ch | FCh |

## Table 4-4. Device 2, Function 0 – Intel<sup>®</sup> QuickPath Interconnect Link 0 Registers



| DID    | VID    | 00h | 80h |
|--------|--------|-----|-----|
| PCISTS | PCICMD | 04h | 84h |
| CCR    | RID    | 08h | 88h |
| HDR    |        | 0Ch | 8Ch |
|        |        | 10h | 90h |
|        |        | 14h | 94h |
|        |        | 18h | 98h |
|        |        | 1Ch | 9Ch |
|        |        | 20h | A0h |
|        |        | 24h | A4h |
|        |        | 28h | A8h |
| SID    | SVID   | 2Ch | ACh |
|        |        | 30h | B0h |
|        |        | 34h | B4h |
|        |        | 38h | B8h |
|        |        | 3Ch | BCh |
|        |        | 40h | C0h |
|        |        | 44h | C4h |
|        |        | 48h | C8h |
|        |        | 4Ch | CCh |
|        |        | 50h | D0h |
|        |        | 54h | D4h |
|        |        | 58h | D8h |
|        |        | 5Ch | DCh |
|        |        | 60h | E0h |
|        |        | 64h | E4h |
|        |        | 68h | E8h |
|        |        | 6Ch | ECh |
|        |        | 70h | F0h |
|        |        | 74h | F4h |
|        |        | 78h | F8h |
|        |        | 7Ch | FCh |

## Table 4-5. Device 2, Function 1 – Intel<sup>®</sup> QuickPath Interconnect Physical 0 Registers



| DID         | V            | ID  | 00h | 8 |
|-------------|--------------|-----|-----|---|
| PCISTS      | PCI          | CMD | 04h | 8 |
| CCR         |              | RID | 08h | 8 |
| HDR         |              | I   | 0Ch | 8 |
|             | <b>_</b>     |     | 10h | 9 |
|             |              |     | 14h | 9 |
|             |              |     | 18h | 9 |
|             |              |     | 1Ch | 9 |
|             |              |     | 20h | A |
|             |              |     | 24h | A |
|             |              |     | 28h | A |
| SID         | SV           | 'ID | 2Ch | A |
|             |              |     | 30h | E |
|             |              |     | 34h | E |
|             |              |     | 38h | E |
|             |              |     | 3Ch | E |
|             |              |     | 40h | 0 |
|             |              |     | 44h | 0 |
| MC_CC       | ONTROL       |     | 48h | 0 |
| MC_S        | TATUS        |     | 4Ch | C |
| MC_SMI_DIMM | _ERROR_STATU | IS  | 50h | C |
| MC_SM       | I_CNTRL      |     | 54h | C |
|             |              |     | 58h | C |
| MC_RESE1    | _CONTROL     |     | 5Ch | C |
| MC_CHANN    | IEL_MAPPER   |     | 60h | E |
| MC_MA       | X_DOD        |     | 64h | E |
| MC_CF       | G_LOCK       |     | 68h | E |
|             |              |     | 6Ch | E |
| MC_RD_C     | RDT_INIT     |     | 70h | F |
| MC_CRDT     | _WR_THLD     |     | 74h | F |
|             |              |     | 78h | F |
|             |              |     | 7Ch | F |

#### Table 4-6. Device 3, Function 0 — Integrated Memory Controller Registers



| DID    | VID    | 00h | TAD_DRAM_RULE_0       | 80h |
|--------|--------|-----|-----------------------|-----|
| PCISTS | PCICMD | 04h | TAD_DRAM_RULE_1       | 84h |
| CCR    | RID    | 08h | TAD_DRAM_RULE_2       | 88h |
| HDR    |        | 0Ch | TAD_DRAM_RULE_3       | 8Ch |
|        | _      | 10h | TAD_DRAM_RULE_4       | 90h |
|        |        | 14h | TAD_DRAM_RULE_5       | 94h |
|        |        | 18h | TAD_DRAM_RULE_6       | 98h |
|        |        | 1Ch | TAD_DRAM_RULE_7       | 9Ch |
|        |        | 20h |                       | A0h |
|        |        | 24h |                       | A4h |
|        |        | 28h |                       | A8h |
| SID    | SVID   | 2Ch |                       | ACh |
|        |        | 30h |                       | B0h |
|        |        | 34h |                       | B4h |
|        |        | 38h |                       | B8h |
|        |        | 3Ch |                       | BCh |
|        |        | 40h | TAD_INTERLEAVE_LIST_0 | COh |
|        |        | 44h | TAD_INTERLEAVE_LIST_1 | C4h |
|        |        | 48h | TAD_INTERLEAVE_LIST_2 | C8h |
|        |        | 4Ch | TAD_INTERLEAVE_LIST_3 | CCh |
|        |        | 50h | TAD_INTERLEAVE_LIST_4 | D0h |
|        |        | 54h | TAD_INTERLEAVE_LIST_5 | D4h |
|        |        | 58h | TAD_INTERLEAVE_LIST_6 | D8h |
|        |        | 5Ch | TAD_INTERLEAVE_LIST_7 | DCh |
|        |        | 60h |                       | E0h |
|        |        | 64h |                       | E4h |
|        |        | 68h |                       | E8h |
|        |        | 6Ch |                       | ECh |
|        |        | 70h |                       | F0h |
|        |        | 74h |                       | F4h |
|        |        | 78h |                       | F8h |
|        |        | 7Ch |                       | FCh |

#### Table 4-7. Device 3, Function 1 — Target Address Decoder Registers

| DID    | VID    | 00h | 80h |
|--------|--------|-----|-----|
| PCISTS | PCICMD | 04h | 84h |
| CCR    | RID    | 08h | 88h |
| HDR    |        | 0Ch | 8Ch |
|        | -      | 10h | 90h |
|        |        | 14h | 94h |
|        |        | 18h | 98h |
|        |        | 1Ch | 9Ch |
|        |        | 20h | A0h |
|        |        | 24h | A4h |
|        |        | 28h | A8h |
| SID    | SVID   | 2Ch | ACh |
|        |        | 30h | B0h |
|        |        | 34h | B4h |
|        |        | 38h | B8h |
|        |        | 3Ch | BCh |
|        |        | 40h | C0h |
|        |        | 44h | C4h |
|        |        | 48h | C8h |
|        |        | 4Ch | CCh |
|        |        | 50h | D0h |
|        |        | 54h | D4h |
|        |        | 58h | D8h |
|        |        | 5Ch | DCh |
|        |        | 60h | E0h |
|        |        | 64h | E4h |
|        |        | 68h | E8h |
|        |        | 6Ch | ECh |
|        |        | 70h | F0h |
|        |        | 74h | F4h |
|        |        | 78h | F8h |
|        |        | 7Ch | FCh |

#### Table 4-8. Device 3, Function 2 — Memory Controller Test Registers



| DID         | VID           | 00h | MC_TEST_PH_PIS   | 80h |
|-------------|---------------|-----|------------------|-----|
| PCISTS      | PCISTS PCICMD |     |                  | 84h |
| CCR         | RID           | 08h |                  | 88h |
| HDR         |               | 0Ch |                  | 8Ch |
|             | -             | 10h |                  | 90h |
|             |               | 14h |                  | 94h |
|             |               | 18h |                  | 98h |
|             |               | 1Ch |                  | 9Ch |
|             |               | 20h |                  | A0h |
|             |               | 24h |                  | A4h |
|             |               | 28h | MC_TEST_PAT_GCTR | A8h |
| SID         | SVID          | 2Ch |                  | ACh |
|             |               | 30h | MC_TEST_PAT_BA   | B0h |
|             |               | 34h |                  | B4h |
|             |               | 38h |                  | B8h |
|             |               | 3Ch | MC_TEST_PAT_IS   | BCh |
|             |               | 40h | MC_TEST_PAT_DCD  | C0h |
|             |               | 44h |                  | C4h |
|             |               | 48h |                  | C8h |
|             |               | 4Ch |                  | CCh |
| MC_DIMM_CLK | _RATIO_STATUS | 50h |                  | D0h |
| MC_DIMM_    | _CLK_RATIO    | 54h |                  | D4h |
|             |               | 58h |                  | D8h |
| MC_TEST     | ſ_LTRCON      | 5Ch |                  | DCh |
|             |               | 60h |                  | E0h |
|             |               | 64h |                  | E4h |
|             |               | 68h |                  | E8h |
| MC_TES      | r_ph_ctr      | 6Ch |                  | ECh |
|             |               | 70h |                  | F0h |
|             |               | 74h |                  | F4h |
|             |               | 78h | MC_TEST_EP_SCCTL | F8h |
|             |               | 7Ch | MC_TEST_EP_SCD   | FCh |

#### Table 4-9. Device 3, Function 4 — Integrated Memory Controller Test Registers



| control keyisters               |               |     |                                      |     |
|---------------------------------|---------------|-----|--------------------------------------|-----|
| DID VIE                         | )             | 00h | MC_CHANNEL_0_RANK_TIMING_A           | 80h |
| PCISTS PCICI                    | PCISTS PCICMD |     | MC_CHANNEL_0_RANK_TIMING_B           | 84h |
| CCR                             | RID           | 08h | MC_CHANNEL_0_BANK_TIMING             | 88h |
| HDR                             |               | 0Ch | MC_CHANNEL_0_REFRESH_TIMING          | 8Ch |
|                                 |               | 10h | MC_CHANNEL_0_CKE_TIMING              | 90h |
|                                 |               | 14h | MC_CHANNEL_0_ZQ_TIMING               | 94h |
|                                 |               | 18h | MC_CHANNEL_0_RCOMP_PARAMS            | 98h |
|                                 |               | 1Ch | MC_CHANNEL_0_ODT_PARAMS1             | 9Ch |
|                                 |               | 20h | MC_CHANNEL_0_ODT_PARAMS2             | A0h |
|                                 |               | 24h | MC_CHANNEL_0_ODT_MATRIX_RANK_0_3_RD  | A4h |
|                                 |               | 28h | MC_CHANNEL_0_ODT_MATRIX_RANK_4_7_RD  | A8h |
| SID SVI                         | D             | 2Ch | MC_CHANNEL_0_ODT_MATRIX_RANK_0_3_WR  | ACh |
|                                 |               | 30h | MC_CHANNEL_0_ODT_MATRIX_RANK_4_7_WR  | B0h |
|                                 |               | 34h | MC_CHANNEL_0_WAQ_PARAMS              | B4h |
|                                 |               | 38h | MC_CHANNEL_0_SCHEDULER_PARAMS        | B8h |
|                                 |               | 3Ch | MC_CHANNEL_0_MAINTENANCE_OPS         | BCh |
|                                 |               | 40h | MC_CHANNEL_0_TX_BG_SETTINGS          | C0h |
|                                 |               | 44h |                                      | C4h |
|                                 |               | 48h | MC_CHANNEL_0_RX_BGF_SETTINGS         | C8h |
|                                 |               | 4Ch | MC_CHANNEL_0_EW_BGF_SETTINGS         | CCh |
| MC_CHANNEL_0_DIMM_RESET_CI      | MD            | 50h | MC_CHANNEL_0_EW_BGF_OFFSET_SETTINGS  | D0h |
| MC_CHANNEL_0_DIMM_INIT_CM       | 1D            | 54h | MC_CHANNEL_0_ROUND_TRIP_LATENCY      | D4h |
| MC_CHANNEL_0_DIMM_INIT_PARA     | AMS           | 58h | MC_CHANNEL_0_PAGETABLE_PARAMS1       | D8h |
| MC_CHANNEL_0_DIMM_INIT_STAT     | TUS           | 5Ch | MC_CHANNEL_0_PAGETABLE_PARAMS2       | DCh |
| MC_CHANNEL_0_DDR3CMD            |               | 60h | MC_TX_BG_CMD_DATA_RATIO_SETTINGS_CH0 | E0h |
|                                 |               | 64h | MC_TX_BG_CMD_OFFSET_SETTINGS_CH0     | E4h |
| MC_CHANNEL_0_REFRESH_THROTTLE_S | SUPPORT       | 68h | MC_TX_BG_DATA_OFFSET_SETTINGS_CH0    | E8h |
|                                 |               | 6Ch |                                      | ECh |
| MC_CHANNEL_0_MRS_VALUE_0_       | _1            | 70h | MC_CHANNEL_0_ADDR_MATCH              | F0h |
| MC_CHANNEL_0_MRS_VALUE_2        | 2             | 74h |                                      | F4h |
|                                 |               | 78h |                                      | F8h |
| MC_CHANNEL_0_RANK_PRESEN        | т             | 7Ch |                                      | FCh |

# Table 4-10. Device 4, Function 0 — Integrated Memory Controller Channel 0 Control Registers



|        |         | -       | _            |     |
|--------|---------|---------|--------------|-----|
| DID    | VID     | 00h     | MC_SAG_CH0_0 | 80h |
| PCISTS | PCICMD  | 04h     | MC_SAG_CH0_1 | 84h |
| CCR    |         | RID 08h | MC_SAG_CH0_2 | 88h |
| HDR    |         | 0Ch     | MC_SAG_CH0_3 | 8Ch |
|        |         | 10h     | MC_SAG_CH0_4 | 90h |
|        |         | 14h     | MC_SAG_CH0_5 | 94h |
|        |         | 18h     | MC_SAG_CH0_6 | 98h |
|        |         | 1Ch     | MC_SAG_CH0_7 | 9Ch |
|        |         | 20h     |              | A0h |
|        |         | 24h     |              | A4h |
|        |         | 28h     |              | A8h |
| SID    | SVID    | 2Ch     |              | ACh |
|        |         | 30h     |              | BOh |
|        |         | 34h     |              | B4h |
|        |         | 38h     |              | B8h |
|        |         | 3Ch     |              | BCh |
|        |         | 40h     |              | COh |
|        |         | 44h     |              | C4h |
| MC_DO  | D_CH0_0 | 48h     |              | C8h |
| MC_DO  | D_CH0_1 | 4Ch     |              | CCh |
|        |         | 50h     |              | D0h |
|        |         | 54h     |              | D4h |
|        |         | 58h     |              | D8h |
|        |         | 5Ch     |              | DCh |
|        |         | 60h     |              | EOh |
|        |         | 64h     |              | E4h |
|        |         | 68h     |              | E8h |
|        |         | 6Ch     |              | ECh |
|        |         | 70h     |              | FOh |
|        |         | 74h     |              | F4h |
|        |         | 78h     |              | F8h |
|        |         | 7Ch     |              | FCh |

# Table 4-11. Device 4, Function 1 — Integrated Memory Controller Channel 0 Address Registers



|           | egisters      |     |     |                   |     |
|-----------|---------------|-----|-----|-------------------|-----|
| DID       | V             | ID  | 00h | MC_RIR_WAY_CH0_0  | 80h |
| PCISTS    | PCISTS PCICMD |     | 04h | MC_RIR_WAY_CH0_1  | 84h |
| CCR       | I             | RID | 08h | MC_RIR_WAY_CH0_2  | 88h |
| HDR       |               |     | 0Ch | MC_RIR_WAY_CH0_3  | 8Ch |
|           | 1             |     | 10h | MC_RIR_WAY_CH0_4  | 90h |
|           |               |     | 14h | MC_RIR_WAY_CH0_5  | 94h |
|           |               |     | 18h | MC_RIR_WAY_CH0_6  | 98h |
|           |               |     | 1Ch | MC_RIR_WAY_CH0_7  | 9Ch |
|           |               |     | 20h | MC_RIR_WAY_CH0_8  | A0h |
|           |               |     | 24h | MC_RIR_WAY_CH0_9  | A4h |
|           |               |     | 28h | MC_RIR_WAY_CH0_10 | A8h |
| SID       | SV            | 'ID | 2Ch | MC_RIR_WAY_CH0_11 | ACh |
|           |               |     | 30h | MC_RIR_WAY_CH0_12 | B0h |
|           |               |     | 34h | MC_RIR_WAY_CH0_13 | B4h |
|           |               |     | 38h | MC_RIR_WAY_CH0_14 | B8h |
|           |               |     | 3Ch | MC_RIR_WAY_CH0_15 | BCh |
| MC_RIR_LI | MIT_CH0_0     |     | 40h | MC_RIR_WAY_CH0_16 | C0h |
| MC_RIR_LI | MIT_CH0_1     |     | 44h | MC_RIR_WAY_CH0_17 | C4h |
| MC_RIR_LI | MIT_CH0_2     |     | 48h | MC_RIR_WAY_CH0_18 | C8h |
| MC_RIR_LI | MIT_CH0_3     |     | 4Ch | MC_RIR_WAY_CH0_19 | CCh |
| MC_RIR_LI | MIT_CH0_4     |     | 50h | MC_RIR_WAY_CH0_20 | D0h |
| MC_RIR_LI | MIT_CH0_5     |     | 54h | MC_RIR_WAY_CH0_21 | D4h |
| MC_RIR_LI | MIT_CH0_6     |     | 58h | MC_RIR_WAY_CH0_22 | D8h |
| MC_RIR_LI | MIT_CH0_7     |     | 5Ch | MC_RIR_WAY_CH0_23 | DCh |
|           |               |     | 60h | MC_RIR_WAY_CH0_24 | E0h |
|           |               |     | 64h | MC_RIR_WAY_CH0_25 | E4h |
|           |               |     | 68h | MC_RIR_WAY_CH0_26 | E8h |
|           |               |     | 6Ch | MC_RIR_WAY_CH0_27 | ECh |
|           |               |     | 70h | MC_RIR_WAY_CH0_28 | F0h |
|           |               |     | 74h | MC_RIR_WAY_CH0_29 | F4h |
|           |               |     | 78h | MC_RIR_WAY_CH0_30 | F8h |
|           |               |     | 7Ch | MC_RIR_WAY_CH0_31 | FCh |

# Table 4-12. Device 4, Function 2 — Integrated Memory Controller Channel 0 Rank Registers



| DID        | V           | ID       | 00h | MC_COOLING_COEF0      | 80h |
|------------|-------------|----------|-----|-----------------------|-----|
| PCISTS     | STS PCICMD  |          | 04h | MC_CLOSED_LOOP0       | 84h |
| CCR        | 1           | RID      | 08h | MC_THROTTLE_OFFSET0   | 88h |
| HDR        |             | <b>,</b> | 0Ch |                       | 8Ch |
|            | 1           |          | 10h |                       | 90h |
|            |             |          | 14h |                       | 94h |
|            |             |          | 18h | MC_RANK_VIRTUAL_TEMP0 | 98h |
|            |             |          | 1Ch | MC_DDR_THERM_COMMAND0 | 9Ch |
|            |             |          | 20h |                       | A0h |
|            |             |          | 24h | MC_DDR_THERM_STATUS0  | A4h |
|            |             |          | 28h |                       | A8h |
| SID        | SV          | /ID      | 2Ch |                       | ACh |
|            |             |          | 30h |                       | B0h |
|            |             |          | 34h |                       | B4h |
|            |             |          | 38h |                       | B8h |
|            |             |          | 3Ch |                       | BCh |
|            |             |          | 40h |                       | COh |
|            |             |          | 44h |                       | C4h |
| MC_THERMA  | L_CONTROL0  |          | 48h |                       | C8h |
| MC_THERM   | AL_STATUS0  |          | 4Ch |                       | CCh |
| MC_THERMAL | _DEFEATURE0 |          | 50h |                       | D0h |
|            |             |          | 54h |                       | D4h |
|            |             |          | 58h |                       | D8h |
|            |             |          | 5Ch |                       | DCh |
| MC_THERMAL | _PARAMS_A0  |          | 60h |                       | E0h |
| MC_THERMAL | _PARAMS_B0  |          | 64h |                       | E4h |
|            |             |          | 68h |                       | E8h |
|            |             |          | 6Ch |                       | ECh |
|            |             |          | 70h |                       | F0h |
|            |             |          | 74h |                       | F4h |
|            |             |          | 78h |                       | F8h |
|            |             |          | 7Ch |                       | FCh |

# Table 4-13. Device 4, Function 3 — Integrated Memory Controller Channel 0 Thermal Control Registers



| DID                                   | VID              | 00h | MC_CHANNEL_1_RANK_TIMING_A           | 80h |
|---------------------------------------|------------------|-----|--------------------------------------|-----|
| PCISTS                                | PCISTS PCICMD    |     | MC_CHANNEL_1_RANK_TIMING_B           | 84h |
| CCR                                   | RID              | 08h | MC_CHANNEL_1_BANK_TIMING             | 88h |
| HDR                                   |                  | 0Ch | MC_CHANNEL_1_REFRESH_TIMING          | 8Ch |
|                                       | -                | 10h | MC_CHANNEL_1_CKE_TIMING              | 90h |
|                                       |                  | 14h | MC_CHANNEL_1_ZQ_TIMING               | 94h |
|                                       |                  | 18h | MC_CHANNEL_1_RCOMP_PARAMS            | 98h |
|                                       |                  | 1Ch | MC_CHANNEL_1_ODT_PARAMS1             | 9Ch |
|                                       |                  | 20h | MC_CHANNEL_1_ODT_PARAMS2             | A0h |
|                                       |                  | 24h | MC_CHANNEL_1_ODT_MATRIX_RANK_0_3_RD  | A4h |
|                                       |                  | 28h | MC_CHANNEL_1_ODT_MATRIX_RANK_4_7_RD  | A8h |
| SID                                   | SVID             | 2Ch | MC_CHANNEL_1_ODT_MATRIX_RANK_0_3_WR  | ACh |
|                                       |                  | 30h | MC_CHANNEL_1_ODT_MATRIX_RANK_4_7_WR  | B0h |
|                                       |                  | 34h | MC_CHANNEL_1_WAQ_PARAMS              | B4h |
|                                       |                  | 38h | MC_CHANNEL_1_SCHEDULER_PARAMS        | B8h |
|                                       |                  | 3Ch | MC_CHANNEL_1_MAINTENANCE_OPS         | BCh |
|                                       |                  | 40h | MC_CHANNEL_1_TX_BG_SETTINGS          | C0h |
|                                       |                  | 44h |                                      | C4h |
|                                       |                  | 48h | MC_CHANNEL_1_RX_BGF_SETTINGS         | C8h |
|                                       |                  | 4Ch | MC_CHANNEL_1_EW_BGF_SETTINGS         | CCh |
| MC_CHANNEL_1_                         | DIMM_RESET_CMD   | 50h | MC_CHANNEL_1_EW_BGF_OFFSET_SETTINGS  | D0h |
| MC_CHANNEL_1_                         | _DIMM_INIT_CMD   | 54h | MC_CHANNEL_1_ROUND_TRIP_LATENCY      | D4h |
| MC_CHANNEL_1_D                        | DIMM_INIT_PARAMS | 58h | MC_CHANNEL_1_PAGETABLE_PARAMS1       | D8h |
| MC_CHANNEL_1_E                        | DIMM_INIT_STATUS | 5Ch | MC_CHANNEL_1_PAGETABLE_PARAMS2       | DCh |
| MC_CHANNEL                            | _1_DDR3CMD       | 60h | MC_TX_BG_CMD_DATA_RATIO_SETTINGS_CH1 | E0h |
|                                       |                  |     | MC_TX_BG_CMD_OFFSET_SETTINGS_CH1     | E4h |
| MC_CHANNEL_1_REFRESH_THROTTLE_SUPPORT |                  |     | MC_TX_BG_DATA_OFFSET_SETTINGS_CH1    | E8h |
|                                       |                  | 6Ch |                                      | ECh |
| MC_CHANNEL_1_                         | _MRS_VALUE_0_1   | 70h |                                      | F0h |
| MC_CHANNEL_                           | I_MRS_VALUE_2    | 74h |                                      | F4h |
|                                       |                  | 78h |                                      | F8h |
| MC_CHANNEL_1_RANK_PRESENT             |                  |     |                                      | FCh |

# Table 4-14. Device 5, Function 0 — Integrated Memory Controller Channel 1 Control Registers



| DID    | VID     | 00h | MC_SAG_CH1_0 | 80h |
|--------|---------|-----|--------------|-----|
| PCISTS | PCICMD  | 04h | MC_SAG_CH1_1 | 84h |
| CCR    | RID     | 08h | MC_SAG_CH1_2 | 88h |
| HDR    |         | 0Ch | MC_SAG_CH1_3 | 8Ch |
|        |         | 10h | MC_SAG_CH1_4 | 90h |
|        |         | 14h | MC_SAG_CH1_5 | 94h |
|        |         | 18h | MC_SAG_CH1_6 | 98h |
|        |         | 1Ch | MC_SAG_CH1_7 | 9Ch |
|        |         | 20h |              | A0h |
|        |         | 24h |              | A4h |
|        |         | 28h |              | A8h |
| SID    | SVID    | 2Ch |              | ACh |
|        |         | 30h |              | B0h |
|        |         | 34h |              | B4h |
|        |         | 38h |              | B8h |
|        |         | 3Ch |              | BCh |
|        |         | 40h |              | COh |
|        |         | 44h |              | C4h |
| MC_DO  | D_CH1_0 | 48h |              | C8h |
| MC_DO  | D_CH1_1 | 4Ch |              | CCh |
|        |         | 50h |              | D0h |
|        |         | 54h |              | D4h |
|        |         | 58h |              | D8h |
|        |         | 5Ch |              | DCh |
|        |         | 60h |              | EOh |
|        |         | 64h |              | E4h |
|        |         | 68h |              | E8h |
|        |         | 6Ch |              | ECh |
|        |         | 70h |              | F0h |
|        |         | 74h |              | F4h |
|        |         | 78h |              | F8h |
|        |         | 7Ch |              | FCh |

# Table 4-15. Device 5, Function 1 — Integrated Memory Controller Channel 1 Address Registers



|           |           |     |     |                   | -   |
|-----------|-----------|-----|-----|-------------------|-----|
| DID       | VII       | D   | 00h | MC_RIR_WAY_CH1_0  | 80h |
| PCISTS    | PCICMD    |     | 04h | MC_RIR_WAY_CH1_1  | 84h |
| CCR       |           | RID | 08h | MC_RIR_WAY_CH1_2  | 88h |
| HDR       |           |     | 0Ch | MC_RIR_WAY_CH1_3  | 8Ch |
|           | -         |     | 10h | MC_RIR_WAY_CH1_4  | 90h |
|           |           |     | 14h | MC_RIR_WAY_CH1_5  | 94h |
|           |           |     | 18h | MC_RIR_WAY_CH1_6  | 98h |
|           |           |     | 1Ch | MC_RIR_WAY_CH1_7  | 9Ch |
|           |           |     | 20h | MC_RIR_WAY_CH1_8  | A0h |
|           |           |     | 24h | MC_RIR_WAY_CH1_9  | A4h |
|           |           |     | 28h | MC_RIR_WAY_CH1_10 | A8h |
| SID       | SVI       | D   | 2Ch | MC_RIR_WAY_CH1_11 | ACh |
|           |           |     | 30h | MC_RIR_WAY_CH1_12 | B0h |
|           |           |     | 34h | MC_RIR_WAY_CH1_13 | B4h |
|           |           |     | 38h | MC_RIR_WAY_CH1_14 | B8h |
|           |           |     | 3Ch | MC_RIR_WAY_CH1_15 | BCh |
| MC_RIR_LI | MIT_CH1_0 |     | 40h | MC_RIR_WAY_CH1_16 | C0h |
| MC_RIR_LI | MIT_CH1_1 |     | 44h | MC_RIR_WAY_CH1_17 | C4h |
| MC_RIR_LI | MIT_CH1_2 |     | 48h | MC_RIR_WAY_CH1_18 | C8h |
| MC_RIR_LI | MIT_CH1_3 |     | 4Ch | MC_RIR_WAY_CH1_19 | CCh |
| MC_RIR_LI | MIT_CH1_4 |     | 50h | MC_RIR_WAY_CH1_20 | D0h |
| MC_RIR_LI | MIT_CH1_5 |     | 54h | MC_RIR_WAY_CH1_21 | D4h |
| MC_RIR_LI | MIT_CH1_6 |     | 58h | MC_RIR_WAY_CH1_22 | D8h |
| MC_RIR_LI | MIT_CH1_7 |     | 5Ch | MC_RIR_WAY_CH1_23 | DCh |
|           |           |     | 60h | MC_RIR_WAY_CH1_24 | E0h |
|           |           |     | 64h | MC_RIR_WAY_CH1_25 | E4h |
|           |           |     | 68h | MC_RIR_WAY_CH1_26 | E8h |
|           |           |     | 6Ch | MC_RIR_WAY_CH1_27 | ECh |
|           |           |     | 70h | MC_RIR_WAY_CH1_28 | F0h |
|           |           |     | 74h | MC_RIR_WAY_CH1_29 | F4h |
|           |           |     | 78h | MC_RIR_WAY_CH1_30 | F8h |
|           |           |     | 7Ch | MC_RIR_WAY_CH1_31 | FCh |

# Table 4-16. Device 5, Function 2 — Integrated Memory Controller Channel 1 Rank Registers



| 212        |             |     |                       | 0.01 |
|------------|-------------|-----|-----------------------|------|
| DID        | VID         | 00h | MC_COOLING_COEF1      | 80h  |
| PCISTS     | PCICMD      | 04h | MC_CLOSED_LOOP1       | 84h  |
| CCR        | RID         | 08h | MC_THROTTLE_OFFSET1   | 88h  |
| HDR        |             | 0Ch |                       | 8Ch  |
|            |             | 10h |                       | 90h  |
|            |             | 14h |                       | 94h  |
|            |             | 18h | MC_RANK_VIRTUAL_TEMP1 | 98h  |
|            |             | 1Ch |                       | 9Ch  |
|            |             | 20h | MC_DDR_THERM_COMMAND1 | A0h  |
|            |             | 24h | MC_DDR_THERM_STATUS1  | A4h  |
|            |             | 28h |                       | A8h  |
| SID        | SVID        | 2Ch |                       | ACh  |
|            |             | 30h |                       | B0h  |
|            |             | 34h |                       | B4h  |
|            |             | 38h |                       | B8h  |
|            |             | 3Ch |                       | BCh  |
|            |             | 40h |                       | COh  |
|            |             | 44h |                       | C4h  |
| MC_THERMA  | L_CONTROL1  | 48h | •                     | C8h  |
| MC_THERMA  | AL_STATUS1  | 4Ch |                       | CCh  |
| MC_THERMAL | _DEFEATURE1 | 50h |                       | D0h  |
|            |             | 54h |                       | D4h  |
|            |             | 58h |                       | D8h  |
|            |             | 5Ch |                       | DCh  |
| MC_THERMAL | PARAMS_A1   | 60h |                       | E0h  |
| MC_THERMAL | PARAMS_B1   | 64h |                       | E4h  |
|            |             | 68h |                       | E8h  |
|            |             | 6Ch |                       | ECh  |
|            |             | 70h |                       | F0h  |
|            |             | 74h |                       | F4h  |
|            |             | 78h |                       | F8h  |
|            |             | 7Ch |                       | FCh  |
|            |             |     |                       |      |

# Table 4-17. Device 5, Function 3 — Integrated Memory Controller Channel 1 Thermal Control Registers



# 4.4 PCI Standard Registers

These registers appear in every function for every device.

#### 4.4.1 VID—Vendor Identification Register

The VID Register contains the vendor identification number. This 16-bit register, combined with the Device Identification Register uniquely identifies the manufacturer of the function within the processor. Writes to this register have no effect.

| Device:<br>Function<br>Offset: |                      |         |                                                              |
|--------------------------------|----------------------|---------|--------------------------------------------------------------|
| Device:<br>Function<br>Offset: | 2<br>: 0, 1<br>00h   |         |                                                              |
| Device:<br>Function<br>Offset: |                      | L       |                                                              |
| Device:<br>Function<br>Offset: | 4, 5<br>: 0–3<br>00h |         |                                                              |
| Bit                            | Attr                 | Default | Description                                                  |
| 15:0                           | RO                   | 8086h   | Vendor Identification Number<br>The value assigned to Intel. |

### 4.4.2 DID—Device Identification Register

This 16-bit register combined with the Vendor Identification register uniquely identifies the Function within the processor. Writes to this register have no effect. See Table 4-1 for the DID of each processor function.

| Device:<br>Functio<br>Offset: |                       |                   |                                                                            |
|-------------------------------|-----------------------|-------------------|----------------------------------------------------------------------------|
| Device:<br>Functio<br>Offset: |                       |                   |                                                                            |
| Device:<br>Functio<br>Offset: | 3<br>n: 0, 1<br>02h   |                   |                                                                            |
| Device:<br>Functio<br>Offset: | 4, 5<br>n: 0–3<br>02h |                   |                                                                            |
| Bit                           | Attr                  | Default           | Description                                                                |
| 15:0                          | RO                    | *See<br>Table 4-1 | Device Identification Number<br>Identifies each function of the processor. |



# 4.4.3 **RID**—Revision Identification Register

This register contains the revision number of the processor. The Revision ID (RID) is a traditional 8-bit Read Only (RO) register located at offset 08h in the standard PCI header of every PCI/PCI Express compatible device and function.

Previously, a new value for RID was assigned for Intel chipsets for every stepping. There is a a need to provide an alternative value for software compatibility when a particular driver or patch unique to that stepping or an earlier stepping is required, for instance, to prevent Windows software from flagging differences in RID during device enumeration. The solution is to implement a mechanism to read one of two possible values from the RID register:

- 1. **Stepping Revision ID** (SRID): This is the default power on value for mask/metal steppings
- 2. Compatible Revision ID (CRID): The CRID functionality gives BIOS the flexibility to load OS drivers optimized for a previous revision of the silicon instead of the current revision of the silicon in order to reduce drivers updates and minimize changes to the OS image for minor optimizations to the silicon for yield improvement, or feature enhancement reasons that do not negatively impact the OS driver functionality.

Reading the RID in the processor returns either the SRID or CRID depending on the state of a register select flip-flop. Following reset, the register select flip flop is reset and the SRID is returned when the RID is read at offset 08h. The SRID value reflects the actual product stepping. To select the CRID value, BIOS/configuration software writes a key value of 69h to Bus 0, Device 0, Function 0 (DMI device) of the processor's RID register at offset 08h. This sets the SRID/CRID register select flip-flop and causes the CRID to be returned when the RID is read at offset 08h.

The RID register in the DMI device (Bus 0 device 0 Function 0) is a "write-once" sticky register and gets locked after the first write. This causes the CRID to be returned on all subsequent RID register reads. Software should read and save all device SRID values by reading processor device RID registers before setting the SRID/CRID register select flip flop. The RID values for all devices and functions in the processor are controlled by the SRID/CRID register select flip flop, thus writing the key value (69h) to the RID register in Bus 0, Device 0, Function 0 sets all processor device RID registers to return the CRID. Writing to the RID register of other devices has no effect on the SRID/CRID register select flip-flop. Only a power good reset can change the RID selection back to SRID.



| Device:<br>Function:<br>Offset: | 0<br>0, 1<br>08h    |                    |                                                                                                                                                                                                                                                               |
|---------------------------------|---------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device:<br>Function:<br>Offset: | 2<br>0, 1<br>08h    |                    |                                                                                                                                                                                                                                                               |
| Device:<br>Function:<br>Offset: | 3<br>0, 1, 4<br>08h | 4                  |                                                                                                                                                                                                                                                               |
| Device:<br>Function:<br>Offset: | 4, 5<br>0–3<br>08h  |                    |                                                                                                                                                                                                                                                               |
| Bit                             | Attr                | Default            | Description                                                                                                                                                                                                                                                   |
| 7:4                             | RO                  | See<br>description | Minor Revision<br>Steppings which required all masks be regenerated.<br>Refer to the Intel <sup>®</sup> Core™ i7-800 and i5-700 Desktop Processor Series<br>Specification Update for the value of the Revision ID Register.                                   |
| 3:0                             | RO                  | See<br>description | Minor Revision Identification Number<br>Increment for each steppings which do not require masks to be<br>regenerated.<br>Refer to the Intel <sup>®</sup> Core™ i7-800 and i5-700 Processor Specification<br>Update for the value of the Revision ID Register. |

#### 4.4.3.1 Stepping Revision ID (SRID)

This register contains the revision number of the processor.

The SRID is a 4-bit hardwired value assigned by Intel, based on product's stepping. The SRID is not a directly addressable PCI register. The SRID value is reflected through the RID register when appropriately addressed. The 4 bits of the SRID are reflected as the two least significant bits of the major and minor revision field respectively. See Table 4-1.

#### 4.4.3.2 Compatible Revision ID (CRID)

The CRID is an 4-bit hardwired value assigned by Intel during manufacturing process. Normally, the value assigned as the CRID will be identical to the SRID value of a previous stepping of the product with which the new product is deemed "compatible".

The CRID is not a directly addressable PCI register. The CRID value is reflected through the RID register when appropriately addressed. The 4 bits of the CRID are reflected as the two least significant bits of the major and minor revision field respectively. See Table 4-1.



# 4.4.4 CCR—Class Code Register

This register contains the Class Code for the device. Writes to this register have no effect.

| Device:<br>Function:<br>Offset: | 0<br>0, 1<br>0Eh    |         |                                                                                                                                                                                                                                                                                                  |
|---------------------------------|---------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device:<br>Function:<br>Offset: | 2<br>0, 1<br>0Eh    |         |                                                                                                                                                                                                                                                                                                  |
| Device:<br>Function:<br>Offset: | 3<br>0, 1, 4<br>0Eh | L       |                                                                                                                                                                                                                                                                                                  |
| Device:<br>Function:<br>Offset: | 4, 5<br>0–3<br>0Eh  |         |                                                                                                                                                                                                                                                                                                  |
| Bit                             | Attr                | Default | Description                                                                                                                                                                                                                                                                                      |
| 23:16                           | RO                  | 06h     | Base Class<br>This field indicates the general device category. For the processor, this field<br>is hardwired to 06h, indicating it is a "Bridge Device".                                                                                                                                        |
| 15:8                            | RO                  | 0       | Sub-Class<br>This field qualifies the Base Class, providing a more detailed specification of<br>the device function.<br>For all devices, the default is 00h, indicating "Host Bridge".                                                                                                           |
| 7:0                             | RO                  | 0       | <b>Register-Level Programming Interface</b><br>This field identifies a specific programming interface (if any), that device<br>independent software can use to interact with the device. There are no<br>such interfaces defined for "Host Bridge" types, and this field is hardwired<br>to 00h. |



### 4.4.5 HDR—Header Type Register

This register identifies the header layout of the configuration space.

| -                  |                |         |                                                                                                                                                                     |  |
|--------------------|----------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Device:            |                |         |                                                                                                                                                                     |  |
| Functio<br>Offset: | n: 0, 1<br>08h |         |                                                                                                                                                                     |  |
| Unset.             | 0011           |         |                                                                                                                                                                     |  |
| Device:            | 2              |         |                                                                                                                                                                     |  |
| Functio            |                |         |                                                                                                                                                                     |  |
| Offset:            | 08h            |         |                                                                                                                                                                     |  |
| Device:            | 3              |         |                                                                                                                                                                     |  |
| Functio            | n: 0, 1        | , 4     |                                                                                                                                                                     |  |
| Offset:            | 08h            |         |                                                                                                                                                                     |  |
| Device:            | 4, 5           |         |                                                                                                                                                                     |  |
| Functio            |                |         |                                                                                                                                                                     |  |
| Offset:            | 08h            |         |                                                                                                                                                                     |  |
| Bit                | Attr           | Default | Description                                                                                                                                                         |  |
|                    |                |         | Multi-Function Device                                                                                                                                               |  |
| 7                  | RO             | 1       | This bit selects whether this is a multi-function device, that may have alternative configuration layouts. This bit is hardwired to 1 for devices in the processor. |  |
|                    |                |         | Configuration Layout                                                                                                                                                |  |
| 6:0                | RO             | 0       | This field identifies the format of the configuration header layout for a PCI-to-<br>PCI bridge from bytes 10h through 3Fh.                                         |  |
|                    |                |         | For all devices, the default is 00h, indicating a conventional type 00h PCI header.                                                                                 |  |

#### 4.4.6 SVID—Subsystem Vendor Identification Register

This register identifies the manufacturer of the system. This 16-bit register combined with the Device Identification Register uniquely identify any PCI device.

| 15:0                          | RWO     | 8086h   | Vendor Identification Number<br>The default value specifies Intel. |
|-------------------------------|---------|---------|--------------------------------------------------------------------|
| Bit                           | Attr    | Default | Description                                                        |
| Device:<br>Functio<br>Offset: | n: 0–3  |         |                                                                    |
| Device:<br>Functio<br>Offset: | n: 0, 1 |         |                                                                    |
| Device:<br>Functio<br>Offset: | n: 0, 1 |         |                                                                    |
| Device:<br>Functio<br>Offset: | n: 0, 1 |         |                                                                    |

A write to any of the above registers on the processor will write to all of them.



# 4.4.7 SID—Subsystem Identity

This register identifies the system. It appears in every function.

| Device:<br>Function:<br>Offset: | 0<br>0, 1<br>2Eh   |         |                                                                       |
|---------------------------------|--------------------|---------|-----------------------------------------------------------------------|
| Device:<br>Function:<br>Offset: | 2<br>0, 1<br>2Eh   |         |                                                                       |
| Device:<br>Function:<br>Offset: |                    | L       |                                                                       |
| Device:<br>Function:<br>Offset: | 4, 5<br>0–3<br>2Eh |         |                                                                       |
| Bit                             | Attr               | Default | Description                                                           |
| 15:0                            | RWO                | 8086h   | Subsystem Identification Number<br>The default value specifies Intel. |



## 4.4.8 PCICMD—Command Register

This register defines the PCI 3.0 compatible command register values applicable to PCI Express space.

| •                                          | s spa |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------------------------------------|-------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device: 0<br>Function: 0, 1<br>Offset: 04h |       |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Device<br>Functi<br>Offset                 | on: ( | 2<br>0, 1<br>04h    |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Device<br>Functi<br>Offset                 | on: ( | 3<br>0, 1, 4<br>04h |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Device<br>Functi<br>Offset                 | on: ( | 4, 5<br>0–3<br>04h  |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Bit                                        | Attr  | Default             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 15:11                                      | RV    | 0                   | Reserved. (by PCI-SIG)                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 10                                         | RO    | 0                   | <b>INTxDisable: Interrupt Disable</b><br>Controls the ability of the PCI Express port to generate INTx messages.<br>If this device does not generate interrupts, this bit is not implemented and is RO.<br>If this device generates interrupts, this bit is RW and this bit disables the<br>device/function from asserting INTx#. A value of 0 enables the assertion of its INTx#<br>signal. A value of 1 disables the assertion of its INTx# signal. |
|                                            |       |                     | Legacy Interrupt mode is enabled<br>1 = Legacy Interrupt mode is disabled<br>FB2B: Fast Back-to-Back Enable                                                                                                                                                                                                                                                                                                                                           |
| 9                                          | RO    | 0                   | This bit controls whether or not the master can do fast back-to-back writes. Since this device is strictly a target this bit is not implemented. This bit is hardwired to 0. Writes to this bit position have no effect.                                                                                                                                                                                                                              |
| 8                                          | RO    | 0                   | SERRE: SERR Message Enable<br>This bit is a global enable bit for this devices SERR messaging. This host bridge will<br>not implement SERR messaging. This bit is hardwired to 0. Writes to this bit position<br>have no effect. If SERR is used for error generation, then this bit must be RW and<br>enable/disable SERR signaling.                                                                                                                 |
| 7                                          | RO    | 0                   | <b>IDSELWCC: IDSEL Stepping/Wait Cycle Control</b><br>Per the PCI 2.3 specification, this bit is hardwired to 0. Writes to this bit position have no effect.                                                                                                                                                                                                                                                                                          |
| 6                                          | RO    | 0                   | <b>PERRE: Parity Error Response Enable</b><br>Parity error is not implemented in this host bridge. This bit is hardwired to 0. Writes to this bit position have no effect.                                                                                                                                                                                                                                                                            |
| 5                                          | RO    | 0                   | VGAPSE: VGA palette snoop Enable<br>This host bridge does not implement this bit. This bit is hardwired to a 0. Writes to<br>this bit position have no effect.                                                                                                                                                                                                                                                                                        |
| 4                                          | RO    | 0                   | <b>MWIEN: Memory Write and Invalidate Enable</b><br>This host bridge will never issue memory write and invalidate commands. This bit is<br>therefore hardwired to 0. Writers to this bit position will have no effect.                                                                                                                                                                                                                                |
| 3                                          | RO    | 0                   | <b>SCE: Special Cycle Enable</b><br>This host bridge does not implement this bit. This bit is hardwired to a 0. Writers to this bit position will have no effect.                                                                                                                                                                                                                                                                                     |
| 2                                          | RO    | 1                   | <b>BME: Bus Master Enable</b><br>This host bridge is always enabled as a master. This bit is hardwired to a 1. Writes to this bit position have no effect.                                                                                                                                                                                                                                                                                            |
| 1                                          | RO    | 1                   | MSE: Memory Space Enable<br>This host bridge always allows access to main memory. This bit is not implemented<br>and is hardwired to 1. Writes to this bit position have no effect.                                                                                                                                                                                                                                                                   |
| 0                                          | RO    | 0                   | <b>IOAE: Access Enable</b><br>This bit is not implemented in this host bridge and is hardwired to 0. Writes to this bit position have no effect.                                                                                                                                                                                                                                                                                                      |



## 4.4.9 PCISTS—PCI Status Register

The PCI Status register is a 16-bit status register that reports the occurrence of various error events on this device's PCI interface.

| Device:<br>Functio<br>Offset:<br>Device:<br>Functio<br>Offset:<br>Device:<br>Functio<br>Offset:<br>Device:<br>Functio<br>Offset: | n: 0, 1<br>06h<br>2<br>0, 1<br>06h<br>3<br>n: 0, 1,<br>06h<br>4, 5 | 4       |                                                                                                                                                                                                                                                                                                                                                                            |
|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                                                                                                              | Attr                                                               | Default | Description                                                                                                                                                                                                                                                                                                                                                                |
| 15                                                                                                                               | RO                                                                 | 0       | <b>Detect Parity Error (DPE)</b><br>The host bridge does not implement this bit and it is hardwired to a 0. Writes to this bit position have no effect.                                                                                                                                                                                                                    |
| 14                                                                                                                               | RO                                                                 | 0       | Signaled System Error (SSE)<br>This bit is set to 1 when this device generates an SERR message over the bus<br>for any enabled error condition. If the host bridge does not signal errors using<br>this bit, this bit is hardwired to a 0 and is read-only. Writes to this bit position<br>have no effect.                                                                 |
| 13                                                                                                                               | RO                                                                 | 0       | Received Master Abort Status (RMAS)<br>This bit is set when this device generates request that receives an<br>Unsupported Request completion packet. Software clears the bit by writing 1<br>to it.<br>If this device does not receive Unsupported Request completion packets, this<br>bit is hardwired to 0 and is read-only. Writes to this bit position have no effect. |
| 12                                                                                                                               | RO                                                                 | 0       | <b>Received Target Abort Status (RTAS)</b><br>This bit is set when this device generates a request that receives a Completer<br>Abort completion packet. Software clears this bit by writing a 1 to it.<br>If this device does not receive Completer Abort completion packets, this bit is<br>hardwired to 0 and read-only. Writes to this bit position have no effect.    |
| 11                                                                                                                               | RO                                                                 | 0       | Signaled Target Abort Status (STAS)<br>This device will not generate a Target Abort completion or Special Cycle. This<br>bit is not implemented in this device and is hardwired to a 0. Writes to this bit<br>position have no effect.                                                                                                                                     |
| 10:9                                                                                                                             | RO                                                                 | 0       | <b>DEVSEL Timing (DEVT)</b><br>These bits are hardwired to "00". Writes to these bit positions have no effect.<br>This device does not physically connect to PCI bus X. These bits are set to<br>"00" (fast decode) so that optimum DEVSEL timing for PCI bus X is not limited<br>by this device.                                                                          |
| 8                                                                                                                                | RO                                                                 | 0       | Master Data Parity Error Detected (DPD)<br>PERR signaling and messaging are not implemented by this bridge, therefore<br>this bit is hardwired to 0. Writes to this bit position have no effect.                                                                                                                                                                           |
| 7                                                                                                                                | RO                                                                 | 1       | Fast Back-to-Back (FB2B)<br>This bit is hardwired to 1. Writes to this bit position have no effect. This device<br>is not physically connected to a PCI bus. This bit is set to 1 (indicating back-<br>to-back capabilities) so that the optimum setting for this PCI bus is not limited<br>by this device.                                                                |
| 6                                                                                                                                | RO                                                                 | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                   |



| Device:<br>Functio<br>Offset: | -    |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Device:<br>Functio<br>Offset: | _    |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Device:<br>Functio<br>Offset: | -    | 4       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Device:<br>Functio<br>Offset: |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Bit                           | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 5                             | RO   | 0       | 66-MHz Capable<br>Does not apply to PCI Express. Must be hardwired to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 4                             | RO   | 1       | <b>Capability List (CLIST)</b><br>This bit is hardwired to 1 to indicate to the configuration software that this device/function implements a list of new capabilities. A list of new capabilities is accessed using registers CAPPTR at the configuration address offset 34h from the start of the PCI configuration space header of this function. Register CAPPTR contains the offset pointing to the start address with configuration space of this device where the capability register resides. This bit must be set for a PCI Express device or the VSEC capability. If no capability structures are implemented, this bit is hardwired to 0. |
| 3                             | RO   | 0       | Interrupt Status<br>If this device generates an interrupt, then this read-only bit reflects the state<br>of the interrupt in the device/function. Only when the Interrupt Disable bit in<br>the command register is a 0 and this Interrupt Status bit is a 1, will the<br>device's/function's INTx# signal be asserted. Setting the Interrupt Disable bit<br>to a 1 has no effect on the state of this bit.<br>If this device does not generate interrupts, this bit is not implemented (RO<br>and reads returns 0).                                                                                                                                 |
| 2:0                           | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

# 4.5 SAD—System Address Decoder Registers

## 4.5.1 **SAD\_PAM0123**

Register for legacy device 0, function 0, 90h–93h address space.

| Device: 0<br>Function: 1<br>Offset: 40h<br>Access as a DWord |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
|--------------------------------------------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                          | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 31:29                                                        | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
| 29:28                                                        | RW   | 0       | <ul> <li>PAM3_HIENABLE. OD4000-OD7FFFh Attribute (HIENABLE)</li> <li>This field controls the steering of read and write cycles that address the BIOS area from 0D4000h to 0D7FFFh.</li> <li>00 = DRAM Disabled — All accesses are directed to DMI.</li> <li>01 = Read Only — All reads are sent to DRAM. All writes are forwarded to DMI.</li> <li>10 = Write Only — All writes are send to DRAM. Reads are serviced by DMI.</li> <li>11 = Normal DRAM Operation — All reads and writes are serviced by DRAM.</li> </ul> |  |



| Device: 0<br>Function: 1<br>Offset: 40h<br>Access as a DWord |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|--------------------------------------------------------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                                          | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 27:26                                                        | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 25:24                                                        | RW   | 0       | <ul> <li>PAM3_LOENABLE. 0D0000h-OD3FFFh Attribute (LOENABLE)</li> <li>This field controls the steering of read and write cycles that address the BIOS area from 0D0000h to 0D3FFFh</li> <li>00 = DRAM Disabled — All accesses are directed to DMI.</li> <li>01 = Read Only — All reads are sent to DRAM. All writes are forwarded to DMI.</li> <li>10 = Write Only — All writes are send to DRAM. Reads are serviced by DMI.</li> <li>11 = Normal DRAM Operation — All reads and writes are serviced by DRAM.</li> </ul>  |  |  |
| 23:22                                                        | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 21:20                                                        | RW   | 0       | <ul> <li>PAM2_HIENABLE. OCCOODh-OCFFFFh Attribute (HIENABLE)</li> <li>This field controls the steering of read and write cycles that address the BIOS area from OCCOODh to OCFFFh.</li> <li>O0 = DRAM Disabled — All accesses are directed to DMI.</li> <li>O1 = Read Only — All reads are sent to DRAM. All writes are forwarded to DMI.</li> <li>10 = Write Only — All writes are send to DRAM. Reads are serviced by DMI.</li> <li>11 = Normal DRAM Operation — All reads and writes are serviced by DRAM.</li> </ul>  |  |  |
| 19:18                                                        | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 17:16                                                        | RW   | 0       | <ul> <li>PAM2_LOENABLE. 0C8000h-OCBFFFhAttribute (LOENABLE)</li> <li>This field controls the steering of read and write cycles that address the BIOS area from 0C8000h to 0CBFFFh.</li> <li>00 = DRAM Disabled — All accesses are directed to DMI.</li> <li>01 = Read Only — All reads are sent to DRAM. All writes are forwarded to DMI.</li> <li>10 = Write Only — All writes are send to DRAM. Reads are serviced by DMI.</li> <li>11 = Normal DRAM Operation — All reads and writes are serviced by DRAM.</li> </ul>  |  |  |
| 35:14                                                        | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 13:12                                                        | RW   | 0       | <ul> <li>PAM1_HIENABLE. 0C4000h-OC7FFFh Attribute (HIENABLE)</li> <li>This field controls the steering of read and write cycles that address the BIOS area from 0C4000h to 0C7FFFh.</li> <li>00 = DRAM Disabled — All accesses are directed to DMI.</li> <li>01 = Read Only — All reads are sent to DRAM. All writes are forwarded to DMI.</li> <li>10 = Write Only — All writes are send to DRAM. Reads are serviced by DMI.</li> <li>11 = Normal DRAM Operation — All reads and writes are serviced by DRAM.</li> </ul> |  |  |
| 11:10                                                        | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 9:8                                                          | RW   | 0       | <ul> <li>PAM1_LOENABLE. 0C0000h-0C3FFFh Attribute (LOENABLE)</li> <li>This field controls the steering of read and write cycles that address the BIOS area from 0C0000h to 0C3FFFh.</li> <li>00 = DRAM Disabled — All accesses are directed to DMI.</li> <li>01 = Read Only — All reads are sent to DRAM. All writes are forwarded to DMI.</li> <li>10 = Write Only — All writes are send to DRAM. Reads are serviced by DMI.</li> <li>11 = Normal DRAM Operation — All reads and writes are serviced by DRAM.</li> </ul> |  |  |
| 7:6                                                          | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 5:4                                                          | RW   | 0       | <ul> <li>PAMO_HIENABLE. OFOOODh-OFFFFFh Attribute (HIENABLE)</li> <li>This field controls the steering of read and write cycles that address the BIOS area from 0F0000h to 0FFFFh.</li> <li>00 = DRAM Disabled — All accesses are directed to DMI.</li> <li>01 = Read Only — All reads are sent to DRAM. All writes are forwarded to DMI.</li> <li>10 = Write Only — All writes are send to DRAM. Reads are serviced by DMI.</li> <li>11 = Normal DRAM Operation — All reads and writes are serviced by DRAM.</li> </ul>  |  |  |
| 3:0                                                          | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| L                                                            | 1    | L       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |



## 4.5.2 **SAD\_PAM456**

Register for legacy device 0, function 0, 94h-97h address space.

| Device:<br>Function<br>Offset:<br>Access a | 0<br>n: 1<br>44h<br>as a DWo | rd      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|--------------------------------------------|------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr                         | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 31:22                                      | RO                           | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 21:20                                      | RW                           | 0       | <ul> <li>PAM6_HIENABLE. OECOOOh-OEFFFFh Attribute (HIENABLE)</li> <li>This field controls the steering of read and write cycles that address the BIOS area from 0EC000h to 0EFFFFh.</li> <li>00 = DRAM Disabled — All accesses are directed to DMI.</li> <li>01 = Read Only — All reads are sent to DRAM. All writes are forwarded to DMI.</li> <li>10 = Write Only — All writes are send to DRAM. Reads are serviced by DMI.</li> <li>11 = Normal DRAM Operation — All reads and writes are serviced by DRAM.</li> </ul> |
| 17:16                                      | RW                           | 0       | <ul> <li>PAM6_LOENABLE. 0E8000h-OEBFFFh Attribute (LOENABLE)</li> <li>This field controls the steering of read and write cycles that address the BIOS area from 0E8000h to 0EBFFFh.</li> <li>00 = DRAM Disabled — All accesses are directed to DMI.</li> <li>01 = Read Only — All reads are sent to DRAM. All writes are forwarded to DMI.</li> <li>10 = Write Only — All writes are send to DRAM. Reads are serviced by DMI.</li> <li>11 = Normal DRAM Operation — All reads and writes are serviced by DRAM.</li> </ul> |
| 15:14                                      | RO                           | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 13:12                                      | RW                           | 0       | <ul> <li>PAM5_HIENABLE. 0E4000h-OE7FFFh Attribute (HIENABLE)</li> <li>This field controls the steering of read and write cycles that address the BIOS area from 0E4000h to 0E7FFFh.</li> <li>00 = DRAM Disabled — All accesses are directed to DMI.</li> <li>01 = Read Only — All reads are sent to DRAM. All writes are forwarded to DMI.</li> <li>10 = Write Only — All writes are send to DRAM. Reads are serviced by DMI.</li> <li>11 = Normal DRAM Operation — All reads and writes are serviced by DRAM.</li> </ul> |
| 11:10                                      | RO                           | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 9:8                                        | RW                           | 0       | <ul> <li>PAM5_LOENABLE. 0E0000h-0E3FFFh Attribute (LOENABLE)</li> <li>This field controls the steering of read and write cycles that address the BIOS area from 0E0000h to 0E3FFFh.</li> <li>00 = DRAM Disabled — All accesses are directed to DMI.</li> <li>01 = Read Only — All reads are sent to DRAM. All writes are forwarded to DMI.</li> <li>10 = Write Only — All writes are send to DRAM. Reads are serviced by DMI.</li> <li>11 = Normal DRAM Operation — All reads and writes are serviced by DRAM.</li> </ul> |
| 7:6                                        | RO                           | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 5:4                                        | RW                           | 0       | <ul> <li>PAM4_HIENABLE. ODCOOOh-ODFFFFh Attribute (HIENABLE)</li> <li>This field controls the steering of read and write cycles that address the BIOS area from 0DC000h to 0DFFFh.</li> <li>00 = DRAM Disabled — All accesses are directed to DMI.</li> <li>01 = Read Only — All reads are sent to DRAM. All writes are forwarded to DMI.</li> <li>10 = Write Only — All writes are send to DRAM. Reads are serviced by DMI.</li> <li>11 = Normal DRAM Operation — All reads and writes are serviced by DRAM.</li> </ul>  |
| 3:2                                        | RO                           | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 1:0                                        | RW                           | 0       | <ul> <li>PAM4_LOENABLE. 0D8000h-ODBFFFh Attribute (LOENABLE)</li> <li>This field controls the steering of read and write cycles that address the BIOS area from 0D8000h to 0DBFFFh.</li> <li>00 = DRAM Disabled — All accesses are directed to DMI.</li> <li>01 = Read Only — All reads are sent to DRAM. All writes are forwarded to DMI.</li> <li>10 = Write Only — All writes are send to DRAM. Reads are serviced by DMI.</li> <li>11 = Normal DRAM Operation — All reads and writes are serviced by DRAM.</li> </ul> |



# 4.5.3 **SAD\_HEN**

Register for legacy Hole Enable.

| Device: 0<br>Function: 1<br>Offset: 48h<br>Access as a DWord |      |         |                                                                                                                                                                                  |  |
|--------------------------------------------------------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                          | Attr | Default | Description                                                                                                                                                                      |  |
| 31:8                                                         | RO   | 0       | Reserved                                                                                                                                                                         |  |
| 7                                                            | RW   | 0       | HEN<br>This field enables a memory hole in DRAM space. The DRAM that lies<br>"behind" this space is not remapped.<br>0 = No Memory hole.<br>1 = Memory hole from 15 MB to 16 MB. |  |
| 6:0                                                          | RO   | 0       | Reserved                                                                                                                                                                         |  |

### 4.5.4 SAD\_SMRAM

Register for legacy 9Dh address space.

| Offset: | Function: 1 |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|---------|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit     | Attr        | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 31:15   | RO          | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 14      | RW          | 0       | SMM Space Open (D_OPEN)<br>When D_OPEN=1 and D_LCK=0, the SMM space DRAM is made visible even<br>when SMM decode is not active. This is intended to help BIOS initialize SMM<br>space. Software should ensure that D_OPEN=1 and D_CLS=1 are not set at<br>the same time.                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| 13      | RW          | 0       | SMM Space Closed (D_CLS)<br>When D_CLS = 1, SMM space DRAM is not accessible to data references,<br>even if SMM decode is active. Code references may still access SMM space<br>DRAM. This will allow SMM software to reference through SMM space to<br>update the display even when SMM is mapped over the VGA range. Software<br>should ensure that D_OPEN=1 and D_CLS=1 are not set at the same time.                                                                                                                                                                                                                                                                                                          |  |  |  |
| 12      | RW1S        | 0       | SMM Space Locked (D_LCK)<br>When D_LCK is set to 1, D_OPEN is reset to 0 and D_LCK, D_OPEN,<br>C_BASE_SEG, G_SMRAME,PCI ExpressXBAR, (DRAM_RULEs and<br>INTERLEAVE_LISTs), become read only. D_LCK can be set to 1 using a<br>normal configuration space write but can only be cleared by a Reset. The<br>combination of D_LCK and D_OPEN provide convenience with security. The<br>BIOS can use the D_OPEN function to initialize SMM space and then use<br>D_LCK to "lock down" SMM space in the future so that no application<br>software (or BIOS itself) can violate the integrity of SMM space, even if the<br>program has knowledge of the D_OPEN function. Note that TAD does not<br>implement this lock. |  |  |  |
| 11      | RW          | 0       | Global SMRAM Enable (G_SMRAME)<br>If set to a 1, Compatible SMRAM functions are enabled, providing 128 KB of<br>DRAM, accessible at the A0000h address while in SMM (ADSB with SMM<br>decode). To enable Extended SMRAM function this bit has to be set to 1. Once<br>D_LCK is set, this bit becomes read only.                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| 10:8    | RO          | -       | <b>Compatible SMM Space Base Segment (C_BASE_SEG)</b><br>This field indicates the location of SMM space. SMM DRAM is not remapped. It<br>is simply made visible if the conditions are right to access SMM space,<br>otherwise the access is forwarded to HI. Only SMM space between A0000 and<br>BFFFF is supported so this field is hardwired to 010.                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| 7:0     | RO          | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
|         |             |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |



# 4.5.5 SAD\_PCIEXBAR

Global register for PCI ExpressXBAR address space.

| Device: 0<br>Function: 1<br>Offset: 50h<br>Access as a QWord |      |         |                                                                                                                                                                                                                                 |
|--------------------------------------------------------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                                          | Attr | Default | Description                                                                                                                                                                                                                     |
| 63:40                                                        | RV   | 0       | Reserved                                                                                                                                                                                                                        |
| 39:20                                                        | RW   | 0       | ADDRESS<br>Base address of PCI ExpressXBAR. Must be naturally aligned to size; low<br>order bits are ignored.                                                                                                                   |
| 19:4                                                         | RO   | 0       | Reserved                                                                                                                                                                                                                        |
| 3:1                                                          | RW   | 0       | SIZE<br>Size of the PCI ExpressXBAR address space. (MAX bus number).<br>000 = 256 MB<br>001 = Reserved<br>010 = Reserved<br>011 = Reserved<br>100 = Reserved<br>101 = Reserved<br>101 = Reserved<br>110 = 64 MB<br>111 = 128 MB |
| 0                                                            | RW   | 0       | <b>ENABLE</b><br>Enable for PCI ExpressXBAR address space. Editing size should not be done without also enabling range.                                                                                                         |

# 4.5.6 SAD\_TPCIEXBAR

Global register for trusted PCIEXBAR address space. Bus number comes from PCIEXBAR.

| Device: 0<br>Function: 1<br>Offset: 58h<br>Access as a QWord |      |         |                                                                                                       |
|--------------------------------------------------------------|------|---------|-------------------------------------------------------------------------------------------------------|
| Bit                                                          | Туре | Default | Description                                                                                           |
| 63:40                                                        | RV   | 0       | Reserved                                                                                              |
| 39:20                                                        | RW   | 0       | ADDRESS<br>Base address of PCIEXBAR.Must be naturally aligned to size; low order bits are<br>ignored. |
| 19:1                                                         | RO   | 0       | Reserved                                                                                              |
| 0                                                            | RW   | 0       | ENABLE<br>Enable for PCIEXBAR address space.                                                          |



# 4.5.7 SAD\_MCSEG\_BASE

Global register for McSEG address space. These are designed to look just like the cores SMRR type registers.

| Device: 0<br>Function: 1<br>Offset: 60h<br>Access as a QWord |      |         |                                                                                                  |
|--------------------------------------------------------------|------|---------|--------------------------------------------------------------------------------------------------|
| Bit                                                          | Туре | Default | Description                                                                                      |
| 63:40                                                        | RV   | 0       | Reserved                                                                                         |
| 39:19                                                        | RW   | 0       | BASE_ADDRESS<br>Base address of McSEG. Must be 4K aligned (space must be power of 2<br>aligned). |
| 18:0                                                         | RO   | 0       | Reserved                                                                                         |

#### 4.5.8 SAD\_MCSEG\_MASK

Global register for McSEG address space. These are designed to look just like the cores SMRR type registers.

| Offset: | Function: 1 |         |                                                          |  |
|---------|-------------|---------|----------------------------------------------------------|--|
| Bit     | Туре        | Default | Description                                              |  |
| 63:40   | RV          | 0       | Reserved                                                 |  |
| 39:19   | RW          | 0       | MASK<br>Mask of McSEG. Space must be power of 2 aligned. |  |
| 18:12   | RO          | 0       | Reserved                                                 |  |
| 11      | RW          | 0       | ENABLE<br>Is McSeg Enabled.                              |  |
| 10      | RW          | 0       | LOCK<br>Is McSeg/Mask register locked.                   |  |
| 9:0     | RO          | 0       | Reserved                                                 |  |



## 4.5.9 SAD\_MESEG\_BASE

Register for Intel Management Engine (Intel ME) range base address.

| Device: 0<br>Function: 1<br>Offset: 70h<br>Access as a QWord |      |         |                                                                                                          |
|--------------------------------------------------------------|------|---------|----------------------------------------------------------------------------------------------------------|
| Bit                                                          | Attr | Default | Description                                                                                              |
| 63:40                                                        | RV   | 0       | Reserved                                                                                                 |
| 39:19                                                        | RW   | 0       | BASE ADDRESS<br>Base address of Intel ME SEG. Must be 4-K aligned (space must be power of<br>2 aligned). |
| 18:0                                                         | RO   | 0       | Reserved                                                                                                 |

## 4.5.10 SAD\_MESEG\_MASK

Register for Intel ME mask.

| Device: 0<br>Function: 1<br>Offset: 78h<br>Access as a QWord |      |         |                                                                                                                                                             |
|--------------------------------------------------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                                          | Attr | Default | Description                                                                                                                                                 |
| 63:40                                                        | RV   | 0       | Reserved                                                                                                                                                    |
| 39:19                                                        | RW   | 0       | MASK<br>Mask of Intel ME SEG. Space must be power of 2 aligned. Field indicates<br>which bits must match the BASE in order to be inside the Intel ME range. |
| 11                                                           | RW   | 0       | ENABLE<br>Enable for Intel ME SEG. When enabled, all core access to Intel ME SEG<br>space is aborted.                                                       |
| 10                                                           | RWL  | 0       | LOCK<br>Lock for Intel ME SEG base and mask.                                                                                                                |
| 9:0                                                          | RO   | 0       | Reserved                                                                                                                                                    |



#### 4.5.11 SAD\_DRAM\_RULE\_0; SAD\_DRAM\_RULE\_1 SAD\_DRAM\_RULE\_2; SAD\_DRAM\_RULE\_3 SAD\_DRAM\_RULE\_4; SAD\_DRAM\_RULE\_5 SAD\_DRAM\_RULE\_6; SAD\_DRAM\_RULE\_7

SAD DRAM rules. Address Map for package determination.

| Device: 0<br>Function: 1<br>Offset: 80h, 84h, 88h, 8Ch, 90h, 94h, 98h, 9Ch<br>Access as a DWord |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------------------------------------------------------------------------------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                                                                             | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 31:20                                                                                           | RV   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 19:6                                                                                            | RW   | -       | <b>LIMIT.</b> DRAM rule top limit address<br>This bit must be strictly greater than previous rule, even if this rule is<br>disabled, unless this rule and all following rules are disabled. Lower limit is<br>the previous rule (or 0 if it is first rule). This field is compared against<br>MA[39:26] in the memory address map.                                                                                                                               |
| 5:3                                                                                             | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2:1                                                                                             | RW   | -       | <ul> <li>MODE. DRAM rule interleave mode</li> <li>If a DRAM_RULE hits, a 3-bit number is used to index into the corresponding interleave_list to determine which package the DRAM belongs to. This mode selects how that number is computed.</li> <li>00 = Address bits {8,7,6}.</li> <li>01 = Address bits {8,7,6} XORed with {18,17,16}.</li> <li>10 = Address bits {6}, MOD3(Address[396]). (Note 6 is the high order bit)</li> <li>11 = Reserved.</li> </ul> |
| 0                                                                                               | RW   | 0       | <b>ENABLE.</b> Enable for DRAM rule<br>If Enabled Range between this rule and previous rule is Directed to HOME<br>channel (unless overridden by other dedicated address range registers). If<br>disabled, all accesses in this range are directed in MMIO to the IIH.                                                                                                                                                                                           |



#### 4.5.12 SAD\_INTERLEAVE\_LIST\_0; SAD\_INTERLEAVE\_LIST\_1 SAD\_INTERLEAVE\_LIST\_2; SAD\_INTERLEAVE\_LIST\_3 SAD\_INTERLEAVE\_LIST\_4; SAD\_INTERLEAVE\_LIST\_5 SAD\_INTERLEAVE\_LIST\_6; SAD\_INTERLEAVE\_LIST\_7

This register contains SAD DRAM package assignments. When the corresponding DRAM\_RULE hits, a 3-bit number (determined by mode) is used to index into the interleave\_list to determine which package is the HOME for this address.

00 = IIH

- 01 = Socket 0
- 10 = Reserved
- 11 = Reserved

| Offset: | Function: 1 |         |                                               |  |  |  |
|---------|-------------|---------|-----------------------------------------------|--|--|--|
| Bit     | Attr        | Default | Description                                   |  |  |  |
| 31:30   | RO          | 0       | Reserved                                      |  |  |  |
| 29:28   | RW          | 0       | PACKAGE7. Package for group 7 of interleaves. |  |  |  |
| 27:26   | RO          | 0       | Reserved                                      |  |  |  |
| 25:24   | RW          | 0       | PACKAGE6. Package for group 6 of interleaves. |  |  |  |
| 23:22   | RO          | 0       | Reserved                                      |  |  |  |
| 21:20   | RW          | 0       | PACKAGE5. Package for group 5 of interleaves. |  |  |  |
| 19:18   | RO          | 0       | Reserved                                      |  |  |  |
| 17:16   | RW          | 0       | PACKAGE4. Package for group 4 of interleaves. |  |  |  |
| 15:14   | RO          | 0       | Reserved                                      |  |  |  |
| 13:12   | RW          | 0       | PACKAGE3. Package for group 3 of interleaves. |  |  |  |
| 11:10   | RO          | 0       | Reserved                                      |  |  |  |
| 9:8     | RW          | 0       | PACKAGE2. Package for group 2 of interleaves. |  |  |  |
| 7:6     | RO          | 0       | Reserved                                      |  |  |  |
| 5:4     | RW          | 0       | PACKAGE1. Package for group 1 of interleaves. |  |  |  |
| 3:2     | RO          | 0       | Reserved                                      |  |  |  |
| 1:0     | RW          | 0       | PACKAGEO. Package for group 0 of interleaves. |  |  |  |



# 4.6 Intel<sup>®</sup> QuickPath Interconnect Link Registers

# 4.6.1 QPI\_QPILCL\_L0

Intel QuickPath Interconnect Link Control.

| Offset: | Function: 0 |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
|---------|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit     | Туре        | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 31:22   | RO          | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|         |             |         | <b>L1_MASTER</b><br>Indicates that this end of the link is the L1 master. This link transmitter bit is an L1 power state master and can initiate an L1 power state transition. If this bit is not set, then the link transmitter is an L1 power state slave and should respond to L1 transitions with an ACK or NACK.<br>If the link power state of L1 is enabled, then there is one master and one slave                                                                                                                                                                                                                                 |  |  |
| 21      | RW          | Ο       | per link. The master may only issue single L1 requests, while the slave can only issue single L1_Ack or L1_NAck responses for the corresponding request. This link transmitter bit is an L1 power state master and can initiate an L1 power state transition. If this bit is not set, then the link transmitter is an L1 power state slave and should respond to L1 transitions with an ACK or NACK. If the link power state of L1 is enabled, there is one master and one slave per link. The master may only issue single L1 requests, while the slave can only issue single L1_Ack or L1_NAck responses for the corresponding request. |  |  |
| 20      | RW          | 0       | <b>L1_ENABLE</b><br>Enables L1 mode at the transmitter. This bit should be ANDed with the receive L1 capability bit received during parameter exchange to determine if a transmitter is allowed to enter into L1. This is NOT a bit that determines the capability of a device. at the transmitter. This bit should be ANDed with the receive L1 capability bit received during parameter exchange to determine if a transmitter is allowed to enter into L1. This is NOT a bit that determines the capability of a device.                                                                                                               |  |  |
| 19      | RO          | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 18      | RW          | 0       | <b>LOS_ENABLE</b><br>Enables LOs mode at the transmitter. This bit should be ANDed with the receive LOs capability bit received during parameter exchange to determine if a transmitter is allowed to enter into LOs. This is NOT a bit that determines the capability of a device. at the transmitter. This bit should be ANDed with the receive LOs capability bit received during parameter exchange to determine if a transmitter is allowed to enter into LOs. This is NOT a bit that determines the capability of a device.                                                                                                         |  |  |
| 17      | RWST        | 0       | <b>STALL_RDY_FOR_NORMAL</b><br>Link Layer Initialization stall (on next initialization) — Sticky.<br>0 = Disable<br>1 = Enable, stall initialization until this bit is cleared.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |
| 16      | RWST        | 0       | <b>STALL_RDY_FOR_INIT</b><br>Link Layer Initialization stall (on next initialization) — Sticky.<br>0 = Disable<br>1 = Enable, stall initialization until this bit is cleared.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| 15:8    | RO          | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 7:6     | RWST        | 0       | LLR_TIMEOUT<br>Link Level Retry (LLR) timeout value in flit cycles — Sticky, Late action.<br>00 = 4095<br>01 = 1023<br>10 = 255<br>11 = 63.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |



| Offset: | Function: 0 |         |                                                                                                                                                                                                       |  |  |  |
|---------|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit     | Туре        | Default | Description                                                                                                                                                                                           |  |  |  |
| 5:4     | RWST        | 0       | LLR_TO_LINK_RESET<br>Consecutive LLRs to Link Reset — Sticky, Late action.<br>00 = up to 16<br>01 = up to 8<br>10 = up to 4<br>11 = 0, disable LLR (if CRC error, immediate error condition).         |  |  |  |
| 3:2     | RWST        | 0       | LINK_RESET_FROM_LLR<br>Consecutive Link Reset from LLR till error condition (only applies if LLR enabled)<br>— Sticky, Late action.<br>00 = up to 2<br>01 = up to 1<br>10 = up to 0<br>11 = Reserved. |  |  |  |
| 1       | RW          | 0       | LINK_HARD_RESET. Link Hard Reset<br>Re-initialize resetting values in sticky registers. Write 1 to reset this link. This is<br>a destructive reset. When reset asserts, register clears to 0h.        |  |  |  |
| 0       | RW          | 0       | LINK_SOFT_RESET. Link Soft Reset<br>Re-initialize without resetting sticky registers. Write 1 to reset this link. This is a<br>destructive reset. When reset asserts, register clears to 0h.          |  |  |  |



# 4.7 Integrated Memory Controller Control Registers

# 4.7.1 MC\_CONTROL

Primary control register.

| Device:<br>Function:<br>Offset:<br>Access as | 3<br>0<br>48h<br>a DWord |         |                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------|--------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr                     | Default | Description                                                                                                                                                                                                                                                                                                                                  |
| 31:8                                         | RO                       | 0       | Reserved                                                                                                                                                                                                                                                                                                                                     |
| 9                                            | RW                       | 0       | CHANNEL1_ACTIVE<br>When set, this bit indicates MC channel 1 is active. This bit is controlled<br>(set/reset) by software only. This bit is required to be set for any active<br>channel when INIT_DONE is set by software.                                                                                                                  |
| 8                                            | RW                       | 0       | CHANNELO_ACTIVE<br>When set, this bit indicate MC channel 0 is active. This bit is controlled<br>(set/reset) by software only. This bit is required to be set for any active<br>channel when INIT_DONE is set by software.                                                                                                                   |
| 7                                            | WO                       | 0       | <b>INIT_DONE</b><br>MC initialize complete signal. Setting this bit will exit the training mode of<br>the Integrated Memory Controller and begin normal operation including all<br>enabled maintenance operations. Any CHANNNEL_ACTIVE bits not set<br>when writing a 1 to INIT_DONE will cause the corresponding channel to be<br>disabled. |
| 6                                            | RW                       | 0       | <b>DIVBY3EN. Divide By 3 Enable</b><br>When set, MAD would use the longer pipeline for transactions that are 3-<br>or 6-way interleaved and shorter pipeline for all other transactions. The<br>SAG registers must be appropriately programmed as well.                                                                                      |
| 5                                            | RO                       | 0       | Reserved                                                                                                                                                                                                                                                                                                                                     |
| 4                                            | RW                       | 0       | CHANNELRESET1<br>Reset only the state within the channel. Equivalent to pulling warm reset<br>for that channel.                                                                                                                                                                                                                              |
| 3                                            | RW                       | 0       | CHANNELRESETO<br>Reset only the state within the channel. Equivalent to pulling warm reset<br>for that channel.                                                                                                                                                                                                                              |
| 2                                            | RW                       | 0       | AUTOPRECHARGE. Autoprecharge Enable<br>This bit should be set with the closed page bit. If it is not set with closed<br>page, address decode will be done without setting the autoprecharge bit.                                                                                                                                             |
| 1                                            |                          |         | Reserved                                                                                                                                                                                                                                                                                                                                     |
| 0                                            | RW                       | 0       | <b>CLOSED_PAGE</b><br>When set, the MC supports a Closed Page policy. The default is Open Page<br>but BIOS should always configure this bit.                                                                                                                                                                                                 |



# 4.7.2 MC\_SMI\_DIMM\_ERROR\_STATUS

SMI DIMM error threshold overflow status register. This bit is set when the per-DIMM error counter exceeds the specified threshold. The bit is reset by BIOS.

| Offset: | Function: 0 |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|---------|-------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit     | Туре        | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 31:14   | RO          | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 13:12   | RW0C        | 0       | <b>REDUNDANCY_LOSS_FAILING_DIMM</b><br>The ID for the failing DIMM when redundancy is lost.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 11:8    |             |         | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| 7:0     | RWOC        | 0       | DIMM_ERROR_OVERFLOW_STATUS<br>This 8-bit field is the per DIMM error overflow status bits. The organization is as<br>follows:<br>If there are one or two DIMMS on the channel:<br>Bit 0 = DIMM 0, Ranks 0 and 1, Channel 0<br>Bit 1 = DIMM 0, Ranks 2 and 3, Channel 0<br>Bit 2 = DIMM 1, Ranks 0 and 1, Channel 0<br>Bit 3 = DIMM 1, Ranks 2 and 3, Channel 0<br>Bit 4 = DIMM 0, Ranks 0 and 1, Channel 1<br>Bit 5 = DIMM 0, Ranks 2 and 3, Channel 1<br>Bit 6 = DIMM 1, Ranks 0 and 1, Channel 1<br>Bit 7 = DIMM 1, Ranks 2 and 3, Channel 1 |  |  |  |

# 4.7.3 MC\_SMI\_CNTRL

System Management Interrupt control register.

| Device:<br>Function<br>Offset:<br>Access a | 3<br>n: 0<br>54h<br>as a DWo | rd      |                                                                                                                                                                                         |
|--------------------------------------------|------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Туре                         | Default | Description                                                                                                                                                                             |
| 31:17                                      | RO                           | 0       | Reserved                                                                                                                                                                                |
| 16                                         | RW                           | 0       | <b>INTERRUPT_SELECT_NMI</b> . NMI Enable<br>This bit is set to enable NMI signaling. Clear to disable NMI signaling. If both<br>NMI and SMI enable bits are set, then only SMI is sent. |
| 15                                         | RW                           | 0       | INTERRUPT_SELECT_SMI. SMI Enable.<br>This bit is set to enable SMI signaling. Clear to disable SMI signaling. If both<br>NMI and SMI enable bits are set, then only SMI is sent.        |
| 14:0                                       | RW                           | 0       | Reserved                                                                                                                                                                                |



# 4.7.4 MC\_STATUS

MC Primary Status register.

| Offset: | Function: 0 |         |                                                                                                                                                                                                                 |  |  |  |
|---------|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit     | Attr        | Default | Description                                                                                                                                                                                                     |  |  |  |
| 31:17   | RO          | 0       | Reserved                                                                                                                                                                                                        |  |  |  |
| 4       | RO          | 1       | Reserved                                                                                                                                                                                                        |  |  |  |
| 3       | RO          | 0       | Reserved                                                                                                                                                                                                        |  |  |  |
| 2       | RO          | 0       | Reserved                                                                                                                                                                                                        |  |  |  |
| 1       | RO          | 0       | CHANNEL1_DISABLED. Channel 1 is disabled.<br>This can be factory configured or if Init done is written without the<br>channel_active being set. Clocks in the channel will be disabled when this bit<br>is set. |  |  |  |
| 0       | RO          | 0       | CHANNELO_DISABLED. Channel 0 is disabled.<br>This can be factory configured or if Init done is written without the<br>channel_active being set. Clocks in the channel will be disabled when this bit<br>is set. |  |  |  |

# 4.7.5 MC\_RESET\_CONTROL

DIMM Reset enabling controls.

| Device:<br>Function:<br>Offset:<br>Access as | 3<br>5Ch<br>a DWord |         |                                                                                                                                                                                                              |
|----------------------------------------------|---------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr                | Default | Description                                                                                                                                                                                                  |
| 31:1                                         | RO                  | 0       | Reserved                                                                                                                                                                                                     |
| 0                                            | WO                  | 0       | <b>BIOS_RESET_ENABLE</b><br>When set, MC takes over control of driving RESET to the DIMMs. This bit is<br>set on S3 exit and cold boot to take over RESET driving responsibility from<br>the physical layer. |



#### 4.7.6 MC\_CHANNEL\_MAPPER

Channel mapping register. The sequence of operations to update this register is:

Read MC\_Channel\_Mapper register

Compare data read to data to be written. If different then write. Poll MC\_Channel\_Mapper register until the data read matches data written.

| Device:<br>Function:<br>Offset:<br>Access as | 3<br>0<br>60h<br>a DWord |         |                                                                             |
|----------------------------------------------|--------------------------|---------|-----------------------------------------------------------------------------|
| Bit                                          | Attr                     | Default | Description                                                                 |
| 31:12                                        | RO                       | 0       | Reserved                                                                    |
| 11:9                                         | RW                       | 0       | RDLCH1<br>Mapping of Logical channel 1 to physical channel for Reads.       |
| 8:6                                          | RW                       | 0       | WRLCH1<br>Mapping of Logical channel 1 to physical channel for Writes.      |
| 5:3                                          | RW                       | 0       | <b>RDLCH0</b><br>Mapping of Logical channel 0 to physical channel for Read. |
| 2:0                                          | RW                       | 0       | WRLCHO<br>Mapping of Logical channel 0 to physical channel for Writes.      |

### 4.7.7 MC\_MAX\_DOD

This register defines the MAX number of DIMMS, RANKS, BANKS, ROWS, COLS among all DIMMS populating the two channels. The Memory Init logic uses this register to cycle through all the memory addresses writing all 0s to initialize all locations.

| Offset: | Function: 0 |         |                                                                                                                                                         |  |  |  |
|---------|-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit     | Attr        | Default | Description                                                                                                                                             |  |  |  |
| 31:11   | RO          | 0       | Reserved                                                                                                                                                |  |  |  |
| 10:9    | RW          | 0       | MAXNUMCOL. Maximum Number of Columns<br>00 = 2^10 columns<br>01 = 2^11 columns<br>10 = 2^12 columns<br>11 = Reserved                                    |  |  |  |
| 8:6     | RW          | 0       | MAXNUMROW. Maximum Number of Rows $000 = 2^{12}$ Rows $001 = 2^{13}$ Rows $010 = 2^{14}$ Rows $011 = 2^{15}$ Rows $100 = 2^{16}$ RowsOthers = Reserved. |  |  |  |
| 5:4     | RW          | 0       | MAXNUMBANK. Maximum Number of Banks<br>00 = Four-banked<br>01 = Eight-banked<br>10 = Sixteen-banked                                                     |  |  |  |



| Device:<br>Function<br>Offset:<br>Access a | 3<br>n: 0<br>64h<br>as a DWo | rd      |                                                                                                         |
|--------------------------------------------|------------------------------|---------|---------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr                         | Default | Description                                                                                             |
| 3:2                                        | RW                           | 0       | MAXNUMRANK. Maximum Number of Ranks<br>00 = Single Ranked<br>01 = Double Ranked<br>10 = <i>Reserved</i> |
| 1:0                                        | RW                           | 0       | MAXNUMDIMMS. Maximum Number of DIMMs<br>00 = 1 DIMM<br>01 = 2 DIMMs<br>10 = Reserved<br>11 = Reserved   |

# 4.7.8 MC\_CFG\_LOCK

BIOS must write the MC\_CFG\_LOCK bit after configuration is complete to allow the Integrated Memory Controller to start accepting requests.

| Device:<br>Function:<br>Offset:<br>Access as | 3<br>0<br>68h<br>a DWord |         |                                                                                                                                                                                                   |
|----------------------------------------------|--------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr                     | Default | Description                                                                                                                                                                                       |
| 31:2                                         | RO                       | 0       | Reserved                                                                                                                                                                                          |
| 1                                            | WO                       | 0       | MC_CFG_UNLOCK<br>This bit unlocks the Integrated Memory Controller configuration registers<br>without processor reset. This bit does NOT unlock any other lock type<br>without a processor reset. |
| 0                                            | WO                       | 0       | <b>MC_CFG_LOCK</b><br>This bit locks the Integrated Memory Controller configuration registers.<br>Writes are no longer allowed to the configuration registers.                                    |



# 4.7.9 MC\_RD\_CRDT\_INIT

These registers contain the initial read credits available for issuing memory reads. TAD read credit counters are loaded with the corresponding values at reset and anytime this register is written. BIOS must initialize this register with appropriate values depending on the level of Isoch support in the platform. It is illegal to write this register while TAD is active (has memory requests outstanding), as the write will break TAD's outstanding credit count values.

Register programming rules:

- Total read credits (CRDT\_RD + CRDT\_RD\_HIGH + CRDT\_RD\_CRIT) must not exceed 31.
- CRDT\_RD\_HIGH value must correspond to the number of high RTIDs reserved at the IIH.
- CRDT\_RD\_CRIT value must correspond to the number of critical RTIDs reserved at the IIH.
- CRDT\_RD\_HIGH + CRDT\_RD must be less than or equal to 13.
- CRDT\_RD\_HIGH + CRDT\_RD\_CRIT must be less than or equal to 8.
- CRDT\_RD\_CRIT must be less than or equal to 6. Set CRDT\_RD to (16 CRDT\_RD\_CRIT CRDT\_RD\_HIGH).
- Max for CRDT\_RD is 15.
- If (Isoch not enabled) then CRDT\_RD\_HIGH and CRDT\_RD\_CRIT are set to 0.

| Offset: | Function: 0 |         |                                        |  |  |  |
|---------|-------------|---------|----------------------------------------|--|--|--|
| Bit     | Attr        | Default | Description                            |  |  |  |
| 31:21   | RO          | 0       | Reserved                               |  |  |  |
| 20:16   | RW          | 3       | CRDT_RD_CRIT<br>Critical Read Credits. |  |  |  |
| 15:13   | RO          | 0       | Reserved                               |  |  |  |
| 12:8    | RW          | 1       | CRDT_RD_HIGH<br>High Read Credits.     |  |  |  |
| 7:5     | RO          | 0       | Reserved                               |  |  |  |
| 4:0     | RW          | 13      | CRDT_RD<br>Normal Read Credits.        |  |  |  |



# 4.7.10 MC\_CRDT\_WR\_THLD

Memory Controller Write Credit Thresholds. A Write threshold is defined as the number of credits reserved for this priority (or higher) request. It is required that High threshold be greater than or equal to Crit threshold, and that both be lower than the total Write Credit init value. BIOS must initialize this register with appropriate values depending on the level of Isoch support in the platform. The new values take effect immediately upon being written.

Register programming rules:

- CRIT threshold value must correspond to the number of critical RTIDs reserved at the IIH.
- HIGH threshold value must correspond to the sum of critical and high RTIDs reserved at the IIH (which must not exceed 30).

| Device:<br>Function<br>Offset:<br>Access a | 3<br>n: 0<br>74h<br>as a DWo | rd      |                                    |
|--------------------------------------------|------------------------------|---------|------------------------------------|
| Bit                                        | Attr                         | Default | Description                        |
| 31:13                                      | RO                           | 0       | Reserved                           |
| 12:8                                       | RW                           | 4       | HIGH<br>High Credit Threshold.     |
| 7:5                                        | RO                           | 0       | Reserved                           |
| 4:0                                        | RW                           | 3       | CRIT<br>Critical Credit Threshold. |

• Set MC\_Channel\_\*\_WAQ\_PARAMS.ISOCENTRYTHRESHHOLD equal to (31-CRIT.)



# 4.8 TAD—Target Address Decoder Registers

4.8.1

#### TAD\_DRAM\_RULE\_0; TAD\_DRAM\_RULE\_1 TAD\_DRAM\_RULE\_2; TAD\_DRAM\_RULE\_3 TAD\_DRAM\_RULE\_4; TAD\_DRAM\_RULE\_5 TAD\_DRAM\_RULE\_6; TAD\_DRAM\_RULE\_7

TAD DRAM rules. Address map for channel determination within a package. All addresses sent to this HOME agent must hit a valid enabled DRAM\_RULE. No error will be generated if they do not and memory aliasing will happen.

| Offset: | Function: 1 |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
|---------|-------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit     | Attr        | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 31:20   | RO          | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 19:6    | RW          | -       | <b>LIMIT.</b> DRAM rule top limit address<br>This field must be strictly greater than previous rule, even if this rule is<br>disabled, unless this rule and all following rules are disabled. Lower limit is<br>the previous rule (or 0 if it is the first rule).                                                                                                                                                                                               |  |  |
| 5:3     | RO          | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 2:1     | RW          | -       | <ul> <li>MODE. DRAM rule interleave mode</li> <li>If a DRAM_RULE hits, a 3-bit number is used to index into the corresponding interleave_list to determine which channel the DRAM belongs to. This mode selects how that number is computed.</li> <li>00 = Address bits {8,7,6}.</li> <li>01 = Address bits {8,7,6} XORed with {18,17,16}.</li> <li>10 = Address bit {6}, MOD3(Address[396]). (Note 6 is the high order bit)</li> <li>11 = reserved.</li> </ul> |  |  |
| 0       | RW          | 0       | ENABLE. Enable for DRAM rule                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |



4.8.2

### TAD\_INTERLEAVE\_LIST\_0; TAD\_INTERLEAVE\_LIST\_1 TAD\_INTERLEAVE\_LIST\_2; TAD\_INTERLEAVE\_LIST\_3 TAD\_INTERLEAVE\_LIST\_4; TAD\_INTERLEAVE\_LIST\_5 TAD\_INTERLEAVE\_LIST\_6; TAD\_INTERLEAVE\_LIST\_7

TAD DRAM package assignments. When the corresponding DRAM\_RULE hits, a 3-bit number (determined by mode) is used to index into the Interleave\_List Branches to determine which channel the DRAM request belongs to.

| Offset: | Function: 1 |         |                                                                                                                        |  |  |  |  |
|---------|-------------|---------|------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit     | Attr        | Default | Description                                                                                                            |  |  |  |  |
| 31:30   | RO          | 0       | Reserved                                                                                                               |  |  |  |  |
| 29:28   | RW          | -       | <b>Branch7.</b> Branch (or index) 111 of the Interleave List.<br>Bits determined from the matching TAD_DRAM_RULE mode. |  |  |  |  |
| 27:26   | RO          | -       | Reserved                                                                                                               |  |  |  |  |
| 25:24   | RW          | -       | <b>Branch6.</b> Branch (or index) 110 of the Interleave List.<br>Bits determined from the matching TAD_DRAM_RULE mode. |  |  |  |  |
| 23:22   | RO          | -       | Reserved                                                                                                               |  |  |  |  |
| 21:20   | RW          | -       | <b>Branch5.</b> Branch (or index) 101 of the Interleave List.<br>Bits determined from the matching TAD_DRAM_RULE mode. |  |  |  |  |
| 19:18   | RO          | -       | Reserved                                                                                                               |  |  |  |  |
| 17:16   | RW          | -       | <b>Branch4.</b> Branch (or index) 100 of the Interleave List.<br>Bits determined from the matching TAD_DRAM_RULE mode. |  |  |  |  |
| 15:14   | RO          | -       | Reserved                                                                                                               |  |  |  |  |
| 13:12   | RW          | -       | <b>Branch3.</b> Branch (or index) 011 of the Interleave List.<br>Bits determined from the matching TAD_DRAM_RULE mode. |  |  |  |  |
| 11:10   | RO          | -       | Reserved                                                                                                               |  |  |  |  |
| 9:8     | RW          | -       | <b>Branch2.</b> Branch (or index) 010 of the Interleave List.<br>Bits determined from the matching TAD_DRAM_RULE mode. |  |  |  |  |
| 7:6     | RO          | -       | Reserved                                                                                                               |  |  |  |  |
| 5:4     | RW          | -       | <b>Branch1.</b> Branch (or index) 001 of the Interleave List.<br>Bits determined from the matching TAD_DRAM_RULE mode. |  |  |  |  |
| 3:2     | RO          | -       | Reserved                                                                                                               |  |  |  |  |
| 1:0     | RW          | -       | <b>Branch0.</b> Branch (or index) 000 of the Interleave List.<br>Bits determined from the matching TAD_DRAM_RULE mode. |  |  |  |  |



# 4.9 Integrated Memory Controller Test Registers

# 4.9.1 Integrated Memory Controller Padscan

#### Table 4-18. Padscan Accessible Parameters

| Parameters Accessible            | Per channel | Per Rank | Per Strobe (4 pin) Group |
|----------------------------------|-------------|----------|--------------------------|
| Receive Enable Training          | Yes         | Yes      | Yes                      |
| RD DQ-DQS Training               | Yes         | Yes      | Yes                      |
| WR DQ-DQS Training               | Yes         | Yes      | Yes                      |
| Write Leveling Training          | Yes         | Yes      | Yes                      |
| CS-ODT Timing & Control          | Yes         | No       | No                       |
| Timing Delays for CMD Pins       | Yes         | No       | No                       |
| Rank Clock Disable               | Yes         | Yes      | No                       |
| Clock Delay                      | Yes         | Yes      | No                       |
| Transmitter Equalization Control | Yes         | No       | No                       |
| CKE Delay                        | Yes         | Yes      | No                       |
| Clock Slew Rate Control          | No          | No       | No                       |
| Data Buffer Pull-up Impedance    | No          | No       | No                       |
| IO Training Max Jitter Control   | No          | No       | No                       |
| IO Training Number of Samples    | No          | No       | No                       |
| Scramble Control                 | No          | No       | No                       |
| OTD compensation Control         | No          | No       | No                       |
| DQ Driver Compensation Control   | No          | No       | No                       |

There are four scan chains (1 for each channel and 1 global).

#### Table 4-19. Scan Chains

| Scan Chain   | Chain Length<br>(Subject to Change) |
|--------------|-------------------------------------|
| Channel 0    | 5261 bits                           |
| Channel 1    | 5261 bits                           |
| Global chain | 539 bits                            |

Each chain is broken into smaller "sections". Each section is composed of N bits where N  $\leq$  32. Each section is used to read/write a particular parameter. Each section contains N – 2 data bits (that is, the parameter to be read/written). Each section has two additional bits: a Mask bit, and a Halt bit.



The mask and halt bits are defined as shown in Table 4-20.

#### Table 4-20. Halt and Mask Bit Usage

| Mask | Halt | Function                                                                                                           |
|------|------|--------------------------------------------------------------------------------------------------------------------|
| 0    | Х    | Serial data is not loaded into the shadow register                                                                 |
| 1    | 0    | Serial data is loaded into shadow register but will be overwritten                                                 |
| 1    | 1    | Serial data is loaded into shadow register and held until halt is cleared. This is the most commonly used setting. |

There are 3 registers defined for Padscan usage.

Table 4-21. Padscan Registers

| Register Name    | Description                 |
|------------------|-----------------------------|
| MC_TEST_EP_SCCTL | Scan chain control register |
| MC_TEST_EP_SCD   | Scan chain data register    |
| MC_TEST_LTRCON   | Scan chain select register  |

#### Figure 4-1. Padscan Accessibility Mechanism



A read operation is performed by writing the index (Chain length — Offset +38 — length of section +1) of the section to be read and read bit into the control register. The appropriate scan chain is selected in the scan chain select register. The read is complete when the read bit in the control register is cleared by the Integrated Memory Controller. The control register must be read after the read (write) command is issued to guarantee the read (write) command completes.

When the read data is complete the contents of the data register will be valid. Note that reads will provide a total of 32 bits which may include adjacent sections of the scan chain. For example if section 18 which has 11 bits is read out, the data register will return section 18 in the lower portion of the 32-bit data register along with data from adjacent sections 9 and 1 in the scan chain. The index in this case would be 5271 (5261 - 18 + 38 - 11 + 1). Refer to Figure 4-1.



A write operation is performed by writing the payload in the data register including mask and halt bits. The appropriate scan chain is selected in the scan chain select register. The index (offset +length of section -1) is written into the control register along with the write bit. The write is complete when the write bit is cleared. The write is complete when the write bit in the control register is cleared by the Integrated Memory Controller. For optimization adjacent sections that fit within 32 bits may be written together. For example a write to adjacent sections 40 (length 11 bits), 51 (length 11 bits) and 62 (length 8 bits) can be written in one write operation because they are a total of 30 bits which fits in the data register without overlap into other sections. Section 40 would be shifted eff by 30 bits into the data register. Section 51 would be shifted left 20 bits into the data register. Section 62 would be shifted left by 8 bits into the data register. When the write operation begins Section 62 will be shifted in first followed by sections 51 and 40. The index that is programmed into the control register in this case would be 69 (62 + 8 - 1). Refer to Figure 4-1.

# 4.9.2 MC\_DIMM\_CLK\_RATIO\_STATUS

This register contains status information about DIMM clock ratio.

| Device:<br>Function:<br>Offset:<br>Access as | 50h  |         |                                                                                                                                                                                        |
|----------------------------------------------|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr | Default | Description                                                                                                                                                                            |
| 31:29                                        | RO   | 0       | Reserved                                                                                                                                                                               |
| 28:24                                        | RO   | 0       | MAX_RATIO.<br>Maximum ratio allowed by the part.<br>Value – Qclk<br>00000 = RSVD<br>00010 = 266 MHz<br>00100 = 533 MHz<br>00110 = 800 MHz<br>01000 = 1066 MHz<br>01010 = 1333 MHz      |
| 23:5                                         | RO   | 0       | Reserved                                                                                                                                                                               |
| 4:0                                          | RO   | 0       | QCLK_RATIO         Current ratio of Qclk.         Value – Qclk.         00000 = RSVD         00010 = 266 MHz         00100 = 533 MHz         00100 = 1066 MHz         01010 = 1333 MHz |



# 4.9.3 MC\_DIMM\_CLK\_RATIO

Requested DIMM clock ratio (Qclk). This is the data rate going to the DIMM. The clock sent to the DIMM is 1/2 of QCLK rate.

| Offset: | Function: 4 |         |                                                                                                                                                                                                               |  |  |  |  |
|---------|-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit     | Attr        | Default | Description                                                                                                                                                                                                   |  |  |  |  |
| 31:5    | RO          | 0       | Reserved                                                                                                                                                                                                      |  |  |  |  |
| 4:0     | RW          | 6       | OCLK_RATIO           Requested ratio of Qclk/Bclk.           00000 = RSVD           00010 = 266 MHz           00100 = 533 MHz           00110 = 800 MHz           01000 = 1066 MHz           01010 = 1333 MHz |  |  |  |  |

# 4.9.4 MC\_TEST\_LTRCON

Memory test configuration register.

| Device:<br>Function<br>Offset:<br>Access a | 3<br>n: 4<br>5Ch<br>as a DWo | rd      |                                                                                                                    |
|--------------------------------------------|------------------------------|---------|--------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr                         | Default | Description                                                                                                        |
| 31:27                                      | RO                           | 0       | Reserved                                                                                                           |
| 26:25                                      | RW                           | 0       | Link_Select<br>Selects DDR channel.<br>00 = Channel 0<br>01 = Channel 1<br>10 = Reserved<br>11 = Global Scan Chain |
| 24:5                                       | RO                           | 0       | Reserved                                                                                                           |
| 4:0                                        | RW                           | 0       | Link_Control                                                                                                       |



# 4.9.5 MC\_TEST\_PH\_CTR

Memory test Control Register

| Offset: | Function: 4 |         |                                  |  |  |
|---------|-------------|---------|----------------------------------|--|--|
| Bit     | Attr        | Default | Description                      |  |  |
| 31:11   | RO          | 0       | Reserved                         |  |  |
| 10:8    | RW          | 0       | INIT_MODE<br>Initialization Mode |  |  |
| 7:0     | RO          | 0       | Reserved                         |  |  |

# 4.9.6 MC\_TEST\_PH\_PIS

Memory test physical layer initialization status

| Device: 3<br>Function: 4<br>Offset: 80h<br>Access as a DWord |      |         |                                                                             |  |  |
|--------------------------------------------------------------|------|---------|-----------------------------------------------------------------------------|--|--|
| Bit                                                          | Attr | Default | Description                                                                 |  |  |
| 31:30                                                        | RO   | 0       | Reserved                                                                    |  |  |
| 29                                                           | RO   | 0       | GLOBAL_ERROR<br>Indication that an error was detected during a memory test. |  |  |
| 28:0                                                         | RO   | 0       | Reserved                                                                    |  |  |



# 4.9.7 MC\_TEST\_PAT\_GCTR

Pattern Generator Control.

| Device: 3<br>Function: 4<br>Offset: A8h<br>Access as a DWord |      |         |                                                                                                  |  |  |
|--------------------------------------------------------------|------|---------|--------------------------------------------------------------------------------------------------|--|--|
| Bit                                                          | Attr | Default | Description                                                                                      |  |  |
| 31:29                                                        | RO   | 0       | Reserved                                                                                         |  |  |
| 28:24                                                        | RW   | 6       | <b>EXP_LOOP_CNT</b><br>Sets the length of the test, defined as 2^(EXP_LOOP_CNT).                 |  |  |
| 23:22                                                        | RO   | 0       | Reserved                                                                                         |  |  |
| 21                                                           | RW   | 0       | ERROR_COUNT_STALL<br>Masks all detected errors until cleared.                                    |  |  |
| 20                                                           | RW1S | 0       | STOP_TEST<br>Force exit from Loopback.Pattern.                                                   |  |  |
| 19                                                           | RW   | 0       | DRIVE_DC_ZERO<br>Drive 0 on lanes with PAT_DCD asserted.                                         |  |  |
| 18:14                                                        | RO   | 0       | Reserved                                                                                         |  |  |
| 13:12                                                        | RW   | 0       | PATBUF_WD_SEL<br>Select word within pattern buffer to be written.                                |  |  |
| 11                                                           | RO   | 0       | Reserved                                                                                         |  |  |
| 10:9                                                         | RW   | 0       | <b>PATBUF_SEL</b><br>Select which pattern buffer will be written when MC_TEST_PAT_BA is written. |  |  |
| 8:6                                                          | RO   | 0       | Reserved                                                                                         |  |  |
| 5                                                            | RW   | 0       | IGN_REM_PARAM<br>Slave will ignore remote parameters transmitted in Loopback.Marker.             |  |  |
| 4                                                            | RW   | 0       | ENABLE_LFSR2<br>Use scrambled output of Pattern Buffer 2.                                        |  |  |
| 3                                                            | RW   | 0       | ENABLE_LFSR1<br>Use scrambled output of Pattern Buffer 1.                                        |  |  |
| 2                                                            | RW   | 1       | ENABLE_AUTOINV<br>Inversion pattern register will rotate automatically once per loop.            |  |  |
| 1                                                            | RW   | 0       | STOP_ON_ERROR<br>Exit Loopback.Pattern upon first detected error.                                |  |  |
| 0                                                            | RW1S | 0       | START_TEST<br>Initiate transition to Loopback.Pattern.                                           |  |  |



# 4.9.8 MC\_TEST\_PAT\_BA

Memory Test Pattern Generator Buffer.

| Device:<br>Function:<br>Offset:<br>Access as | 3<br>: 4<br>B0h<br>s a DWord |         |                                                                                    |
|----------------------------------------------|------------------------------|---------|------------------------------------------------------------------------------------|
| Bit                                          | Attr                         | Default | Description                                                                        |
| 31:0                                         | RW                           | 0       | DATA<br>32-bit window into the indirectly-addressed pattern buffer register space. |

# 4.9.9 MC\_TEST\_PAT\_IS

Memory test pattern inversion selection register.

| Device: 3<br>Function: 4<br>Offset: BCh<br>Access as a DWord |      |         |                                                                 |  |
|--------------------------------------------------------------|------|---------|-----------------------------------------------------------------|--|
| Bit                                                          | Attr | Default | Description                                                     |  |
| 31:8                                                         | RO   | 0       | Reserved                                                        |  |
| 7:0                                                          | RW   | 1       | LANE_INVERT<br>Per-lane selection of normal or inverted pattern |  |

# 4.9.10 MC\_TEST\_PAT\_DCD

Memory test DC drive register.

| Device:<br>Function:<br>Offset:<br>Access as | 3<br>: 4<br>COh<br>s a DWord |         |                                                   |
|----------------------------------------------|------------------------------|---------|---------------------------------------------------|
| Bit                                          | Attr                         | Default | Description                                       |
| 31:8                                         | RO                           | 0       | Reserved                                          |
| 7:0                                          | RW                           | 0       | LANE_DRIVE_DC<br>Per-lane selection of DC pattern |



# 4.9.11 MC\_TEST\_EP\_SCCTL

Memory test electrical parameter scan chain control register.

| Device: 3<br>Function: 4<br>Offset: F8h<br>Access as a DWord |      |         |                                                                |  |  |
|--------------------------------------------------------------|------|---------|----------------------------------------------------------------|--|--|
| Bit                                                          | Attr | Default | Description                                                    |  |  |
| 31                                                           | RW1S | 0       | SCAN_READ<br>Perform a scan chain read.                        |  |  |
| 30                                                           | RW1S | 0       | SCAN_WRITE<br>Perform a san chain write.                       |  |  |
| 29:16                                                        | RO   | 0       | Reserved                                                       |  |  |
| 15:0                                                         | RW   | 0       | SCAN_OFFSET<br>Shift count to perform upon next shift command. |  |  |

# 4.9.12 MC\_TEST\_EP\_SCD

Memory test electrical parameter scan chain data register.

| Function<br>Offset: | Device: 3<br>Function: 4<br>Offset: FCh<br>Access as a DWord |         |                                                                   |  |  |
|---------------------|--------------------------------------------------------------|---------|-------------------------------------------------------------------|--|--|
| Bit                 | Attr                                                         | Default | Description                                                       |  |  |
| 31:0                | RW                                                           | 0       | DATA<br>Contains the data written to or read from the scan chain. |  |  |



# 4.10 Integrated Memory Controller Channel Control Registers

#### 4.10.1 MC\_CHANNEL\_0\_DIMM\_RESET\_CMD MC\_CHANNEL\_1\_DIMM\_RESET\_CMD

Integrated Memory Controller DIMM reset command register. This register is used to sequence the reset signals to the DIMMs.

| Device:<br>Function<br>Offset:<br>Access as | 4, 5<br>: 0<br>50h<br>s a DWord |         |                                                                                                                                                                                                                  |
|---------------------------------------------|---------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                         | Attr                            | Default | Description                                                                                                                                                                                                      |
| 31:3                                        | RO                              | 0       | Reserved                                                                                                                                                                                                         |
| 2                                           | RW                              | 0       | BLOCK_CKE<br>When set, CKE will be forced to be deasserted.                                                                                                                                                      |
| 1                                           | RW                              | 0       | ASSERT_RESET<br>When set, Reset will be driven to the DIMMs.                                                                                                                                                     |
| 0                                           | WO                              | 0       | <b>RESET</b><br>Reset the DIMMs. Setting this bit will cause the Integrated Memory<br>Controller DIMM Reset state machine to sequence through the reset<br>sequence using the parameters in MC_DIMM_INIT_PARAMS. |



# 4.10.2 MC\_CHANNEL\_0\_DIMM\_INIT\_CMD MC\_CHANNEL\_1\_DIMM\_INIT\_CMD

Integrated Memory Controller DIMM initialization command register. This register is used to sequence the channel through the physical layer training required for DDR.

| Device:<br>Function<br>Offset:<br>Access as | 4, 5<br>: 0<br>54h<br>s a DWord |         |                                                                                                                                                                                                                                                     |
|---------------------------------------------|---------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                         | Attr                            | Default | Description                                                                                                                                                                                                                                         |
| 31:18                                       | RO                              | 0       | Reserved                                                                                                                                                                                                                                            |
| 17                                          | WO                              | 0       | ASSERT_CKE<br>When set, all CKE will be asserted. Write a 0 to this bit to stop the init<br>block from driving CKE. This bit has no effect once INIT_DONE is set. This<br>bit must not be asserted during initialization for S3 resume.             |
| 16                                          | RW                              | 0       | <b>DO_RCOMP</b><br>When set, an RCOMP will be issued to the rank specified in the RANK field.                                                                                                                                                       |
| 15                                          | RW                              | 0       | <b>DO_ZQCL</b><br>When set, a ZQCL will be issued to the rank specified in the RANK field.                                                                                                                                                          |
| 14                                          | RW                              | 0       | WRDQDQS_MASK<br>When set, the Write DQ-DQS training will be skipped.                                                                                                                                                                                |
| 13                                          | RW                              | 0       | WRLEVEL_MASK<br>When set, the Write Levelization step will be skipped.                                                                                                                                                                              |
| 12                                          | RW                              | 0       | RDDQDQS_MASK<br>When set, the Read DQ-DQS step will be skipped.                                                                                                                                                                                     |
| 11                                          | RW                              | 0       | RCVEN_MASK<br>When set, the RCVEN step will be skipped.                                                                                                                                                                                             |
| 10                                          | WO                              | 0       | <b>RESET_FIFOS</b><br>When set, the TX and RX FIFO pointers will be reset at the next BCLK<br>edge. The Bubble Generators will also be reset.                                                                                                       |
| 9                                           | RW                              | 0       | IGNORE_RX<br>When set, the read return datapath will ignore all data coming from the RX<br>FIFOS. This is done by gating the early valid bit.                                                                                                       |
| 8                                           | RW                              | 0       | <b>STOP_ON_FAIL</b><br>When set along with the AUTORESETDIS not being set, the phyinit FSM will<br>stop if a step has not completed after timing out.                                                                                               |
| 7:5                                         | RW                              | 0       | <b>RANK</b><br>The rank currently being tested. The PhyInit FSM must be sequenced for<br>every rank present in the channel. The rank value is set to the rank being<br>trained.                                                                     |
| 4:2                                         | RW                              | 0       | NXT_PHYINIT_STATE<br>Set to sequence the physical layer state machine.<br>000 = IDLE<br>001 = RD DQ-DQS<br>010 = RcvEn Bitlock<br>011 = Write Level<br>100 = WR DQ-DQS.                                                                             |
| 1                                           | RW                              | 0       | AUTODIS<br>Disables the automatic training where each step is automatically<br>incremented. When set, the physical layer state machine must be<br>sequenced with software. The training FSM must be sequenced using the<br>NXT_PHYINIT_STATE field. |
| 0                                           | WO                              | 0       | <b>TRAIN</b><br>Cycle through the training sequence for the rank specified in the RANK field.                                                                                                                                                       |



#### 4.10.3 MC\_CHANNEL\_0\_DIMM\_INIT\_PARAMS MC\_CHANNEL\_1\_DIMM\_INIT\_PARAMS

Initialization sequence parameters are stored in this register. Each field is 2<sup>n</sup> count.

| Device:<br>Function:<br>Offset:<br>Access as | 4, 5<br>: 0<br>58h<br>s a DWord |         |                                                                                                                                                                                                                          |
|----------------------------------------------|---------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr                            | Default | Description                                                                                                                                                                                                              |
| 31:27                                        | RO                              | 0       | Reserved                                                                                                                                                                                                                 |
| 26                                           | RV                              | 0       | Reserved                                                                                                                                                                                                                 |
| 25                                           | RV                              | 0       | Reserved                                                                                                                                                                                                                 |
| 24                                           | RV                              | 0       | Reserved                                                                                                                                                                                                                 |
| 23                                           | RV                              | 0       | Reserved                                                                                                                                                                                                                 |
| 22                                           | RV                              | 0       | Reserved                                                                                                                                                                                                                 |
| 21:17                                        | RW                              | 15      | WRDQDQS_DELAY<br>Specifies the delay in DCLKs between reads and writes for WRDQDQS<br>training.                                                                                                                          |
| 16                                           | RW                              | 0       | WRLEVEL_DELAY<br>Specifies the delay used between write CAS indications for write leveling<br>training.<br>0 = 16 DCLKs<br>1 = 32 DCLKs                                                                                  |
| 15                                           | RV                              | 0       | Reserved                                                                                                                                                                                                                 |
| 14:10                                        | RW                              | 0       | PHY_FSM_DELAY<br>Global timer used for bounding the physical layer training. If the timer<br>expires, the FSM will go to the next step and the counter will be reloaded<br>with PHY_FSM_DELAY value. Units are 2^n dclk. |
| 9:5                                          | RW                              | 0       | <b>BLOCK_CKE_DELAY</b><br>Delay in ns from when clocks and command are valid to the point CKE is<br>allowed to be asserted. Units are in 2 <sup>n</sup> uclk.                                                            |
| 4:0                                          | RW                              | 0       | <b>RESET_ON_TIME</b><br>Reset will be asserted for the time specified. Units are 2^n Uclk.                                                                                                                               |



# 4.10.4 MC\_CHANNEL\_0\_DIMM\_INIT\_STATUS MC\_CHANNEL\_1\_DIMM\_INIT\_STATUS

The initialization state is stored in this register. This register is cleared on a new training command.

| Device:<br>Functior<br>Offset:<br>Access a | 4, 5<br>n: 0<br>5Ch<br>as a DWo | rd      |                                                                                                                                                                                |
|--------------------------------------------|---------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr                            | Default | Description                                                                                                                                                                    |
| 31:10                                      | RO                              | 0       | Reserved                                                                                                                                                                       |
| 9                                          | RO                              | 0       | <b>RCOMP_CMPLT</b><br>When set, indicates that RCOMP command has complete. This bit is cleared by hardware on command issuance and set once the command is complete.           |
| 8                                          | RO                              | 0       | <b>INIT_CMPLT</b><br>This bit is cleared when a new training command is issued. It is set once the sequence is complete regardless of whether all steps passed or not.         |
| 7                                          | RO                              | 0       | <b>ZQCL_CMPLT</b><br>When set, indicates that ZQCL command has completed. This bit is cleared by hardware on command issuance and set once the command is complete.            |
| 6                                          | RO                              | 0       | WR_DQ_DQS_PASS<br>Set after a training command when the Write DQ-DQS training step passes.<br>The bit is cleared by hardware when a new training command is sent.              |
| 5                                          | RO                              | 0       | WR_LEVEL_PASS<br>Set after a training command when the write leveling training step passes.<br>The bit is cleared by hardware when a new training command is sent.             |
| 4                                          | RO                              | 0       | <b>RD_RCVEN_PASS</b><br>Set after a training command when the Read Receive Enable training step<br>passes. The bit is cleared by hardware when a new training command is sent. |
| 3                                          | RO                              | 0       | <b>RD_DO_DQS_PASS</b><br>Set after a training command when the Read DQ-DQS training step passes.<br>The bit is cleared by hardware when a new training command is sent.        |
| 2:0                                        | RO                              | 0       | PHYFSMSTATE<br>The current state of the top level training FSM.<br>000 = IDLE<br>001 = RD DQ-DQS<br>010 = RcvEn Bitlock<br>011 = Write Level<br>100 = WR DQ-DQS                |



#### 4.10.5 MC\_CHANNEL\_0\_DDR3CMD MC\_CHANNEL\_1\_DDR3CMD

DDR3 Configuration Command. This register is used to issue commands to the DIMMs such as MRS commands. The register is used by setting one of the \*\_VALID bits along with the appropriate address and destination RANK. The command is then issued directly to the DIMM. Care must be taken in using this register as there is no enforcement of timing parameters related to the action taken by a DDR3CMD write. This register has no effect after MC\_CONROL>INIT\_DONE is set.

| Device:<br>Function:<br>Offset:<br>Access as | 4, 5<br>: 0<br>60h<br>s a DWord |         |                                                                                                         |
|----------------------------------------------|---------------------------------|---------|---------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr                            | Default | Description                                                                                             |
| 31:29                                        | RO                              | 0       | Reserved                                                                                                |
| 28                                           | RW                              | 0       | PRECHARGE_VALID<br>Indicates current command is for a precharge command.                                |
| 27                                           | RW                              | 0       | ACTIVATE_VALID<br>Indicates current command is for an activate command.                                 |
| 26                                           | RW                              | 0       | Reserved                                                                                                |
| 25                                           | RW                              | 0       | WR_VALID<br>Indicates current command is for a write CAS. Bit is cleared by hardware<br>on issuance.    |
| 24                                           | RW                              | 0       | <b>RD_VALID</b><br>Indicates current command is for a read CAS. Bit is cleared by hardware on issuance. |
| 23                                           | RW                              | 0       | MRS_VALID<br>Indicates current command is an MRS command. Bit is cleared by<br>hardware on issuance.    |
| 22:20                                        | RW                              | 0       | RANK<br>Destination rank for command.                                                                   |
| 19:16                                        | RW                              | 0       | MRS_BA<br>Bank address portion of the MRS command. The MRS_BA field corresponds<br>to BA[3:0].          |
| 15:0                                         | RW                              | 0       | MRS_ADDR<br>Address used by the MRS command.                                                            |



#### 4.10.6 MC\_CHANNEL\_0\_REFRESH\_THROTTLE\_SUPPORT MC\_CHANNEL\_1\_REFRESH\_THROTTLE\_SUPPORT

This register supports Self Refresh and Thermal Throttle functions.

| Function<br>Offset: | Device: 4, 5<br>Function: 0<br>Offset: 68h<br>Access as a DWord |         |                                                                                                                                                                                                                                                                          |  |  |  |
|---------------------|-----------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                 | Attr                                                            | Default | Description                                                                                                                                                                                                                                                              |  |  |  |
| 31:4                | RO                                                              | 0       | Reserved                                                                                                                                                                                                                                                                 |  |  |  |
| 3:2                 | RW                                                              | 0       | INC_ENTERPWRDWN_RATE<br>Powerdown rate will be increased during thermal throttling based on the<br>following configurations.<br>00 = tRANKIDLE (Default)<br>01 = 16<br>10 = 24<br>11 = 32                                                                                |  |  |  |
| 1                   | RW                                                              | 0       | DIS_OP_REFRESH<br>When set the refresh engine will not issue opportunistic refresh. Setting this<br>bit when either the MC_DIMM_INIT_PARAMS.QUAD_RANK_PRESENT bit or<br>the MC_DIMM_INIT_PARAMS.THREE_DIMMS_PRESENT bit is set will prevent<br>entry into self refresh   |  |  |  |
| 0                   | RW                                                              | 0       | ASR_PRESENT<br>When set, this bit indicates DRAMs on this channel can support Automatic<br>Self Refresh. If the DRAM is not supporting ASR (Auto Self Refresh), then<br>Self Refresh entry will be delayed until the temperature is below the 2x<br>refresh temperature. |  |  |  |

#### 4.10.7 MC\_CHANNEL\_0\_MRS\_VALUE\_0\_1 MC\_CHANNEL\_1\_MRS\_VALUE\_0\_1

The initial MRS register values for MRO, and MR1 can be specified in this register. These values are used for the automated MRS writes used as a part of the training FSM. The remaining values of the MRS register must be specified here.

| Function<br>Offset: | Device: 4, 5<br>Function: 0<br>Offset: 70h<br>Access as a DWord |                          |                                               |  |  |  |
|---------------------|-----------------------------------------------------------------|--------------------------|-----------------------------------------------|--|--|--|
| Bit                 | Attr                                                            | Attr Default Description |                                               |  |  |  |
| 31:16               | RW                                                              | 0                        | MR1<br>The values to write to MR1 for A15:A0. |  |  |  |
| 15:0                | RW                                                              | 0                        | MRO<br>The values to write to MRO for A15:A0. |  |  |  |



# 4.10.8 MC\_CHANNEL\_0\_MRS\_VALUE\_2 MC\_CHANNEL\_1\_MRS\_VALUE\_2

The initial MRS register values for MR2. The RC fields do not need to be programmed if the address inversion and 3T/1T transitions are disabled.

| Device:<br>Function:<br>Offset:<br>Access as | 4, 5<br>: 0<br>74h<br>s a DWord |         |                                               |
|----------------------------------------------|---------------------------------|---------|-----------------------------------------------|
| Bit                                          | Attr                            | Default | Description                                   |
| 31:24                                        | RO                              | 0       | Reserved                                      |
| 23:20                                        | RW                              | 0       | Reserved                                      |
| 19:16                                        | RW                              | 0       | Reserved                                      |
| 15:0                                         | RW                              | 0       | MR2<br>The values to write to MR2 for A15:A0. |



#### 4.10.9 MC\_CHANNEL\_0\_RANK\_PRESENT MC\_CHANNEL\_1\_RANK\_PRESENT

This register provides the rank present vector.

| Device:<br>Function:<br>Offset:<br>Access as | 4, 5<br>: 0<br>7Ch<br>s a DWord |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------------------------------------------|---------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr                            | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 31:8                                         | RO                              | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 7:0                                          | RW                              | 0       | RANK_PRESENT<br>Vector that represents the ranks that are present. Each bit represents a<br>logical rank. When two or fewer DIMMs are present, [3:0] represents the<br>four possible ranks in DIMM0 and [7:4] represents the ranks that are<br>possible in DIMM1. When three DIMMs are present, then the following<br>applies:<br>[1:0] represents ranks 1:0 in Slot 0<br>[3:2] represents ranks 3:2 in Slot 1<br>[5:4] represents ranks 5:4 in Slot 2<br>[7:6] represents ranks 7:6 in Slot 3 |



#### 4.10.10 MC\_CHANNEL\_0\_RANK\_TIMING\_A MC\_CHANNEL\_1\_RANK\_TIMING\_A

This register contains parameters that specify the rank timing used. All parameters are in DCLK.

| Offset: | Function: 0 |         |                                                                                                                                                                                                                                                                                                                               |  |  |
|---------|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit     | Attr        | Default | Description                                                                                                                                                                                                                                                                                                                   |  |  |
| 31:27   | RO          | 0       | Reserved                                                                                                                                                                                                                                                                                                                      |  |  |
| 28:26   | RW          | 0       | tddWrTRd<br>Minimum delay between a write followed by a read to different DIMMs.<br>000 = 1<br>001 = 2<br>010 = 3<br>011 = 4<br>100 = 5<br>101 = 6<br>110 = 7<br>111 = 8                                                                                                                                                      |  |  |
| 25:23   | RW          | 0       | tdrWrTRd         Minimum delay between a write followed by a read to different ranks on the same DIMM.         000 = 1         001 = 2         010 = 3         011 = 4         100 = 5         101 = 7         111 = 8                                                                                                        |  |  |
| 22:19   | RW          | 0       | tsrWrTRd         Minimum delay between a write followed by a read to the same rank.         0000 = 10         0001 = 11         0010 = 12         0011 = 13         0100 = 14         0101 = 15         0110 = 16         0111 = 17         1000 = 18         1001 = 19         1010 = 20         1011 = 21         1100 = 22 |  |  |
| 18:15   | RW          | 0       | tddRdTWr         Minimum delay between Read followed by a write to different DIMMs.         000 = 2         001 = 3         010 = 4         010 = 5         100 = 6         101 = 7         110 = 8         111 = 9                                                                                                           |  |  |



| Device:<br>Function<br>Offset:<br>Access a | 4, 5<br>n: 0<br>80h<br>as a DWo | rd      |                                                                                                                                                                                                                                      |
|--------------------------------------------|---------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr                            | Default | Description                                                                                                                                                                                                                          |
| 14:11                                      | RW                              | 0       | tdrRdTWr           Minimum delay between Read followed by a write to different ranks on the same DIMM.           000 = 2           001 = 3           010 = 4           010 = 6           101 = 7           110 = 8           111 = 9 |
| 10:7                                       | RW                              | 0       | tsrRdTWr<br>Minimum delay between Read followed by a write to the same rank.<br>000 = RSVD<br>001 = RSVD<br>010 = RSVD<br>011 = 5<br>100 = 6<br>101 = 7<br>110 = 8<br>111 = 9                                                        |
| 6:4                                        | RW                              | 0       | tddRdTRd           Minimum delay between reads to different DIMMs.           000 = 2           001 = 3           010 = 4           010 = 6           101 = 7           110 = 8           111 = 9                                     |
| 3:1                                        | RW                              | 0       | tdrRdTRd<br>Minimum delay between reads to different ranks on the same DIMM.<br>000 = 2<br>001 = 3<br>010 = 4<br>011 = 5<br>100 = 6<br>101 = 7<br>110 = 8<br>111 = 9                                                                 |
| 0                                          | RW                              | 0       | <b>tsrRdTRd</b> Minimum delay between reads to the same rank.<br>0 = 4<br>1 = 6                                                                                                                                                      |



#### 4.10.11 MC\_CHANNEL\_O\_RANK\_TIMING\_B MC\_CHANNEL\_1\_RANK\_TIMING\_B

This register contains parameters that specify the rank timing used. All parameters are in DCLK.

| Device:<br>Function:<br>Offset:<br>Access as | 4, 5<br>0<br>84h<br>s a DWord |         |                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------------------------------------|-------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr                          | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 31:21                                        | RO                            | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 20:16                                        | RW                            | 0       | <b>B2B_CAS_DELAY</b><br>This field controls the delay between CAS commands in DCLKS. The<br>minimum spacing is 4 DCLKS. Values below 3 have no effect. A value of 0<br>disables the logic. Setting the value between 3-31 also spaces the read<br>data by 0-29 DCLKS. The value entered is one less than the spacing<br>required, that is, a spacing of 5 DCLKS between CAS commands (or 1<br>DCLK on the read data) requires a setting of 4. |
| 15:13                                        | RW                            | 0       | tddWrTWr<br>Minimum delay between writes to different DIMMs.<br>000 = 2<br>001 = 3<br>010 = 4<br>011 = 5<br>100 = 6<br>101 = 7<br>110 = 8<br>111 = 9                                                                                                                                                                                                                                                                                          |
| 12:10                                        | RW                            | 0       | tdrWrTWr<br>Minimum delay between writes to different ranks on the same DIMM.<br>000 = 2<br>001 = 3<br>010 = 4<br>011 = 5<br>100 = 6<br>101 = 7<br>110 = 8<br>111 = 9                                                                                                                                                                                                                                                                         |
| 9                                            | RW                            | 0       | tsrWrTWr<br>Minimum delay between writes to the same rank.<br>0 = 4<br>1 = 6                                                                                                                                                                                                                                                                                                                                                                  |
| 8:6                                          | RW                            | 0       | tRRD<br>Specifies the minimum time between activate commands to the same<br>rank.                                                                                                                                                                                                                                                                                                                                                             |
| 5:0                                          | RW                            | 0       | <b>tFAW</b><br>Four Activate Window. Specifies the time window in which four activates are allowed the same rank.                                                                                                                                                                                                                                                                                                                             |



#### 4.10.12 MC\_CHANNEL\_0\_BANK\_TIMING MC\_CHANNEL\_1\_BANK\_TIMING

This register contains parameters that specify the bank timing parameters. These values are in DCLK. The values in these registers are encoded where noted. All of these values apply to commands to the same rank only.

| Device:<br>Function<br>Offset:<br>Access a |      | rd      |                                                                    |
|--------------------------------------------|------|---------|--------------------------------------------------------------------|
| Bit                                        | Attr | Default | Description                                                        |
| 31:22                                      | RO   | 0       | Reserved                                                           |
| 21:17                                      | RW   | 0       | tWTPr: Minimum Write CAS to Precharge command delay.               |
| 16:13                                      | RW   | 0       | tRTPr: Minimum Read CAS to Precharge command delay.                |
| 12:9                                       | RW   | 0       | tRCD: Minimum delay between Activate and CAS commands.             |
| 8:4                                        | RW   | 0       | tRAS: Minimum delay between Activate and Precharge commands.       |
| 3:0                                        | RW   | 0       | tRP: Minimum delay between Precharge command and Activate command. |

### 4.10.13 MC\_CHANNEL\_0\_REFRESH\_TIMING MC\_CHANNEL\_1\_REFRESH\_TIMING

This register contains parameters that specify the refresh timings. Units are in DCLK.

| Offset: | Function: 0 |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
|---------|-------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit     | Attr        | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
| 31:30   | RO          | 0       | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
| 29:19   | RW          | o       | <ul> <li>tTHROT_OPPREF</li> <li>The minimum time between two opportunistic refreshes. The ranges should be within tRFC/3 to 4*tRFC. Zero is an invalid encoding. A value of 1 should be programmed to disable the throttling of opportunistic refreshes. By setting this field to tRFC, current to a single DIMM can be limited to that required to support this scenario without significant performance impact: <ul> <li>8 panic refreshes in tREFI to one rank</li> <li>1 opportunistic refresh every tRFC to another rank</li> <li>full bandwidth delivered by the third and fourth ranks</li> </ul> </li> <li>Platforms that can supply peak currents to the DIMMs should disable opportunistic refresh throttling for max performance.</li> </ul> |  |  |  |
| 18:9    | RW          | 0       | tREFI_8<br>Average periodic refresh interval divided by 8.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| 8:0     | RW          | 0       | <b>tRFC</b><br>Delay between the refresh command and an activate or refresh command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |



#### 4.10.14 MC\_CHANNEL\_0\_CKE\_TIMING MC\_CHANNEL\_1\_CKE\_TIMING

This register contains parameters that specify the CKE timings. All units are in DCLK.

| Device:<br>Function:<br>Offset:<br>Access as | 4, 5<br>: 0<br>90h<br>s a DWord |         |                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------------------------------------------|---------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr                            | Default | Description                                                                                                                                                                                                                                                                                                                                                                                               |
| 31:24                                        | RW                              | 0       | <b>tRANKIDLE</b><br>Rank will go into powerdown after it has been idle for the specified number<br>of DCLKs. tRANKIDLE covers max(txxxPDEN). Minimum value is<br>tWRAPDEN. If CKE is being shared between ranks then both ranks must be<br>idle for this amount of time. A Power Down Entry command will be<br>requested for a rank after this number of DCLKs if no request to the rank is<br>in the MC. |
| 23:21                                        | RW                              | 0       | <b>tXP</b><br>Minimum delay from exit power down with DLL and any valid command.<br>Exit Precharge Power Down with DLL frozen to commands not requiring a<br>locked DLL. Slow exit precharge powerdown is not supported.                                                                                                                                                                                  |
| 20:11                                        | RW                              | 0       | tXSDLL<br>Minimum delay between the exit of self refresh and commands that<br>require a locked DLL.                                                                                                                                                                                                                                                                                                       |
| 10:3                                         | RW                              | 0       | tXS<br>Minimum delay between the exit of self refresh and commands not<br>requiring a DLL.                                                                                                                                                                                                                                                                                                                |
| 2:0                                          | RW                              | 0       | tCKE<br>CKE minimum pulse width.                                                                                                                                                                                                                                                                                                                                                                          |



### 4.10.15 MC\_CHANNEL\_0\_ZQ\_TIMING MC\_CHANNEL\_1\_ZQ\_TIMING

This register contains parameters that specify ZQ timing. All units are DCLK unless otherwise specified. The register encodings are specified where applicable.

| Device:<br>Function<br>Offset:<br>Access at | 4, 5<br>: 0<br>94h<br>s a DWord |         |                                                                                                                                                                                                                                     |
|---------------------------------------------|---------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                         | Attr                            | Default | Description                                                                                                                                                                                                                         |
| 31                                          | RO                              | 0       | Reserved                                                                                                                                                                                                                            |
| 30                                          | RW                              | 1       | Parallel_ZQ<br>Enable ZQ calibration to different ranks in parallel.                                                                                                                                                                |
| 29                                          | RW                              | 1       | tZQenable<br>Enable the issuing of periodic ZQCS calibration commands.                                                                                                                                                              |
| 28:8                                        | RW                              | 16410   | <b>ZQ_Interval</b><br>Nominal interval between periodic ZQ calibration in increments of tREFI.                                                                                                                                      |
| 7:5                                         | RW                              | 4       | <b>tZQCS</b><br>Specifies ZQCS cycles in increments of 16. This is the minimum delay between ZQCS and any other command. This register should be programmed to at least 64/16=4='100' to conform to the DDR3 specification.         |
| 4:0                                         | RW                              | 0       | <b>tZQInit</b><br>Specifies ZQInit cycles in increments of 32. This is the minimum delay between ZQCL and any other command. This register should be programmed to at least 512/32=16='10000' to conform to the DDR3 specification. |

### 4.10.16 MC\_CHANNEL\_0\_RCOMP\_PARAMS MC\_CHANNEL\_1\_RCOMP\_PARAMS

This register contains parameters that specify Rcomp timings.

| Function<br>Offset: | Device: 4, 5<br>Function: 0<br>Offset: 98h<br>Access as a DWord |         |                                                                                                                                                                                                                     |  |  |  |
|---------------------|-----------------------------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                 | Attr                                                            | Default | Description                                                                                                                                                                                                         |  |  |  |
| 31:17               | RO                                                              | 0       | Reserved                                                                                                                                                                                                            |  |  |  |
| 16                  | RW                                                              | 0       | <b>RCOMP_EN. Enable Rcomp</b><br>When set, the Integrated Memory Controller will do the programmed blocking of requests and send indications.                                                                       |  |  |  |
| 15:10               | RW                                                              | 2       | <b>RCOMP_CMD_DCLK</b><br>Delay from the start of an RCOMP command blocking period in which the<br>command rcomp update is done. Program this field to 15 for all<br>configurations.                                 |  |  |  |
| 9:4                 | RW                                                              | 9       | <b>RCOMP_LENGTH</b><br>Number of Dclks during which all commands are blocked for an RCOMP<br>update. Data RCOMP update is done on the last DCLK of this period. Program<br>this field to 31 for all configurations. |  |  |  |
| 3:0                 | RW                                                              | 0       | <b>RCOMP_INTERVAL</b><br>Duration of interval between Rcomp in increments of tRefI. Register value is tRefI–1. For example a setting of 0 will produce an interval of tRefI.                                        |  |  |  |



#### 4.10.17 MC\_CHANNEL\_0\_ODT\_PARAMS1 MC\_CHANNEL\_1\_ODT\_PARAMS1

This register contains parameters that specify ODT timings. All values are in DCLK.

| Device: 4, 5<br>Function: 0<br>Offset: 9Ch<br>Access as a DWord |      |         |                                                                                                  |  |  |  |  |
|-----------------------------------------------------------------|------|---------|--------------------------------------------------------------------------------------------------|--|--|--|--|
| Bit                                                             | Attr | Default | Description                                                                                      |  |  |  |  |
| 31:27                                                           | RO   | 0       | Reserved                                                                                         |  |  |  |  |
| 26:24                                                           | RW   | 0       | TAOFD<br>ODT turn off delay.                                                                     |  |  |  |  |
| 23:20                                                           | RW   | 6       | MCODT_DURATION<br>Controls the duration of MC ODT activation. BL/2 + 2.                          |  |  |  |  |
| 19:16                                                           | RW   | 4       | <b>MCODT_DELAY</b><br>Controls the delay from Rd CAS to MC ODT activation. This value is tCAS-1. |  |  |  |  |
| 15:12                                                           | RW   | 5       | <b>ODT_RD_DURATION</b><br>Controls the duration of Rd ODT activation. This value is BL/2 + 2.    |  |  |  |  |
| 11:8                                                            | RW   | 0       | ODT_RD_DELAY<br>Controls the delay from Rd CAS to ODT activation. This value is tCAS-tWL.        |  |  |  |  |
| 7:4                                                             | RW   | 5       | <b>ODT_WR_DURATION</b><br>Controls the duration of Wr ODT activation. value is BL/2 + 2.         |  |  |  |  |
| 3:0                                                             | RW   | 0       | <b>ODT_WR_DELAY</b><br>Controls the delay from Wr CAS to ODT activation. This value is always 0. |  |  |  |  |



#### 4.10.18 MC\_CHANNEL\_0\_ODT\_PARAMS2 MC\_CHANNEL\_1\_ODT\_PARAMS2

This register contains parameters that specify Forcing ODT on Specific ranks.

| Device: 4, 5<br>Function: 0<br>Offset: A0h<br>Access as a DWord |      |         |                                                         |  |  |  |
|-----------------------------------------------------------------|------|---------|---------------------------------------------------------|--|--|--|
| Bit                                                             | Attr | Default | Description                                             |  |  |  |
| 31:10                                                           | RO   | 0       | Reserved                                                |  |  |  |
| 9                                                               | RW   | 0       | MCODT_Writes. Drive MC ODT on reads and writes.         |  |  |  |
| 8                                                               | RW   | 0       | FORCE_MCODT. Force MC ODT to always be asserted.        |  |  |  |
| 7                                                               | RW   | 0       | FORCE_ODT7. Force ODT for Rank 7 to always be asserted. |  |  |  |
| 6                                                               | RW   | 0       | FORCE_ODT6. Force ODT for Rank 6 to always be asserted. |  |  |  |
| 5                                                               | RW   | 0       | FORCE_ODT5. Force ODT for Rank 5 to always be asserted. |  |  |  |
| 4                                                               | RW   | 0       | FORCE_ODT4. Force ODT for Rank 4 to always be asserted. |  |  |  |
| 3                                                               | RW   | 0       | FORCE_ODT3. Force ODT for Rank 3 to always be asserted. |  |  |  |
| 2                                                               | RW   | 0       | FORCE_ODT2. Force ODT for Rank 2 to always be asserted. |  |  |  |
| 1                                                               | RW   | 0       | FORCE_ODT1. Force ODT for Rank 1 to always be asserted. |  |  |  |
| 0                                                               | RW   | 0       | FORCE_ODTO. Force ODT for Rank 0 to always be asserted. |  |  |  |

## 4.10.19 MC\_CHANNEL\_0\_ODT\_MATRIX\_RANK\_0\_3\_RD MC\_CHANNEL\_1\_ODT\_MATRIX\_RANK\_0\_3\_RD

This register contains the ODT activation matrix for RANKS 0 to 3 for Reads.

| Device: 4, 5<br>Function: 0<br>Offset: A4h<br>Access as a DWord |      |         |                                                                 |  |  |  |  |
|-----------------------------------------------------------------|------|---------|-----------------------------------------------------------------|--|--|--|--|
| Bit                                                             | Attr | Default | Description                                                     |  |  |  |  |
| 31:24                                                           | RW   | 1       | ODT_RD3. ODT values for all 8 Ranks when reading Rank 3.        |  |  |  |  |
| 23:16                                                           | RW   | 1       | ODT_RD2. ODT values for all 8 Ranks when reading Rank 2.        |  |  |  |  |
| 15:8                                                            | RW   | 4       | <b>ODT_RD1.</b> ODT values for all 8 Ranks when reading Rank 1. |  |  |  |  |
| 7:0                                                             | RW   | 4       | ODT_RD0. ODT values for all 8 Ranks when reading Rank 0.        |  |  |  |  |



# 4.10.20 MC\_CHANNEL\_0\_ODT\_MATRIX\_RANK\_4\_7\_RD MC\_CHANNEL\_1\_ODT\_MATRIX\_RANK\_4\_7\_RD

This register contains the ODT activation matrix for RANKS 4 to 7 for Reads.

| Device:<br>Function<br>Offset:<br>Access a | -7 - | rd      |                                                          |
|--------------------------------------------|------|---------|----------------------------------------------------------|
| Bit                                        | Attr | Default | Description                                              |
| 31:24                                      | RW   | 1       | ODT_RD3. ODT values for all 8 Ranks when reading Rank 7. |
| 23:16                                      | RW   | 1       | ODT_RD2. ODT values for all 8 Ranks when reading Rank 6. |
| 15:8                                       | RW   | 4       | ODT_RD1. ODT values for all 8 Ranks when reading Rank 5. |
| 7:0                                        | RW   | 4       | ODT_RDO. ODT values for all 8 Ranks when reading Rank 4. |

# 4.10.21 MC\_CHANNEL\_0\_ODT\_MATRIX\_RANK\_0\_3\_WR MC\_CHANNEL\_1\_ODT\_MATRIX\_RANK\_0\_3\_WR

This register contains the ODT activation matrix for RANKS 0 to 3 for Writes.

| Device: 4, 5<br>Function: 0<br>Offset: ACh<br>Access as a DWord |      |         |                                                                    |  |
|-----------------------------------------------------------------|------|---------|--------------------------------------------------------------------|--|
| Bit                                                             | Attr | Default | Description                                                        |  |
| 31:24                                                           | RW   | 9       | <b>ODT_WR3.</b> ODT values for all 4 Ranks when writing to Rank 3. |  |
| 23:16                                                           | RW   | 5       | <b>ODT_WR2.</b> ODT values for all 4 Ranks when writing to Rank 2. |  |
| 15:8                                                            | RW   | 6       | ODT_WR1. ODT values for all 4 Ranks when writing to Rank 1.        |  |
| 7:0                                                             | RW   | 5       | ODT_WR0. ODT values for all 4 Ranks when writing to Rank 0.        |  |

# 4.10.22 MC\_CHANNEL\_0\_ODT\_MATRIX\_RANK\_4\_7\_WR MC\_CHANNEL\_1\_ODT\_MATRIX\_RANK\_4\_7\_WR

This register contains the ODT activation matrix for RANKS 4 to 7 for Writes.

| Device: 4, 5<br>Function: 0<br>Offset: B0h<br>Access as a DWord |                          |   |                                                                   |  |  |
|-----------------------------------------------------------------|--------------------------|---|-------------------------------------------------------------------|--|--|
| Bit                                                             | Attr Default Description |   |                                                                   |  |  |
| 31:24                                                           | RW                       | 9 | <b>ODT_WR7.</b> ODT values for all 4 ranks when writing to Rank7. |  |  |
| 23:16                                                           | RW                       | 5 | <b>ODT_WR6.</b> ODT values for all 4 ranks when writing to Rank6. |  |  |
| 15:8                                                            | RW                       | 6 | <b>ODT_WR5.</b> ODT values for all 4 ranks when writing to Rank5. |  |  |
| 7:0                                                             | RW                       | 5 | <b>ODT_WR4.</b> ODT values for all 4 ranks when writing to Rank4. |  |  |



# 4.10.23 MC\_CHANNEL\_0\_WAQ\_PARAMS MC\_CHANNEL\_1\_WAQ\_PARAMS

This register contains parameters that specify settings for the Write Address Queue.

| Device:<br>Function<br>Offset:<br>Access as | 4, 5<br>: 0<br>B4h<br>s a DWord |         |                                                                                                                                                                                                      |
|---------------------------------------------|---------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                         | Attr                            | Default | Description                                                                                                                                                                                          |
| 31:30                                       | RO                              | 0       | Reserved                                                                                                                                                                                             |
| 29:25                                       | RW                              | 6       | <b>PRECASWRTHRESHOLD</b><br>Threshold above which Medium-Low Priority reads cannot PRE-CAS write requests.                                                                                           |
| 24:20                                       | RW                              | 31      | <b>PARTWRTHRESHOLD</b><br>Threshold used to raise the priority of underfill requests in the scheduler.<br>Set to 31 to disable.                                                                      |
| 19:15                                       | RW                              | 31      | <b>ISOCEXITTHRESHOLD</b><br>Write Major Mode ISOC Exit Threshold. When the number of writes in the WAQ drops below this threshold, the MC will exit write major mode in the presence of a read.      |
| 14:10                                       | RW                              | 31      | <b>ISOCENTRYTHRESHOLD</b><br>Write Major Mode ISOC Entry Threshold. When the number of writes in the<br>WAQ exceeds this threshold, the MC will enter write major mode in the<br>presence of a read. |
| 9:5                                         | RW                              | 22      | WMENTRYTHRESHOLD<br>Write Major Mode Entry Threshold. When the number of writes in the WAQ<br>exceeds this threshold, the MC will enter write major mode.                                            |
| 4:0                                         | RW                              | 22      | WMEXITTHRESHOLD<br>Write Major Mode Exit Threshold. When the number of writes in the WAQ<br>drop below this threshold, the MC will exit write major mode.                                            |



# 4.10.24 MC\_CHANNEL\_0\_SCHEDULER\_PARAMS MC\_CHANNEL\_1\_SCHEDULER\_PARAMS

These are the parameters used to control parameters within the scheduler.

| Device:<br>Function:<br>Offset:<br>Access as | 4, 5<br>: 0<br>B8h<br>s a DWord |         |                                                                                                                            |
|----------------------------------------------|---------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr                            | Default | Description                                                                                                                |
| 31:14                                        | RO                              | 0       | Reserved                                                                                                                   |
| 13                                           | RW                              | 0       | <b>DDR_CLK_TRISTATE_DISABLE.</b> When set to 0, DDR clock drivers will always be enabled.                                  |
| 12                                           | RW                              | 0       | <b>CS_ODT_TRISTATE_DISABLE.</b> When set to 0, CS and ODT drivers will always be enabled.                                  |
| 11                                           | RW                              | 0       | FLOAT_EN<br>When set to 1, the address and command lines will float to save power<br>when commands are not being sent out. |
| 10:6                                         | RW                              | 7       | PRECASRDTHRESHOLD<br>Threshold above which Medium-Low Priority reads can PRE-CAS write<br>requests.                        |
| 5                                            | RW                              | 0       | <b>DISABLE_ISOC_RBC_RESERVE</b><br>When set to 1, this bit will prevent any RBC's from being reserved for ISOC.            |
| 4                                            | RW                              | 0       | ENABLE3N. Enable 3n Timing                                                                                                 |
| 3                                            | RW                              | 0       | ENABLE2N. Enable 2n Timing                                                                                                 |
| 2:0                                          | RW                              | 0       | PRIORITYCOUNTER<br>Upper 3 MSB of 8-bit priority time out counter.                                                         |

# 4.10.25 MC\_CHANNEL\_0\_MAINTENANCE\_OPS MC\_CHANNEL\_1\_MAINTENANCE\_OPS

This register enables various maintenance operations such as Refreshes, ZQ, RCOMP, and so forth.

| Device:<br>Function<br>Offset:<br>Access a |      | rd      |                                                                                                                                                                                                 |
|--------------------------------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default | Description                                                                                                                                                                                     |
| 31:13                                      | RO   | 0       | Reserved                                                                                                                                                                                        |
| 12:0                                       | RW   | 0       | MAINT_CNTR<br>Value to be loaded in the maintenance counter. This counter sequences the<br>rate to Refreshes, ZQ, RCOMP. It should be set to 7800/DCLKperiodInNS. The<br>value of 0 is invalid. |



# 4.10.26 MC\_CHANNEL\_0\_TX\_BG\_SETTINGS MC\_CHANNEL\_1\_TX\_BG\_SETTINGS

These are the parameters used to set the Start Scheduler for TX clock crossing. This is used to send commands to the DIMMs.

The NATIVE RATIO is UCLK multiplier of BCLK = U

ALIEN RATIO is DCLK multiplier of BCLK = D

PIPE DEPTH = 8 UCLK (design dependent variable)

MIN SEP DELAY = 670 ps (design dependent variable, Internally this is logic delay of FIFO + clock skew between U and D)

TOTAL EFFECTIVE DELAY = PIPE DEPTH \* UCLK PERIOD in ps + MIN SEP DELAY

DELAY FRACTION = (TOTAL EFFECTIVE DELAY \* D) / (UCLK PERIOD in ps \* G.C.D(U,D)

Determine OFFSET MULTIPLE using the equation

FLOOR ((OFFSET MULTIPLE +1) / G.C.D (U,D)) > DELAY FRACTION

OFFSET VALUE = MOD (OFFSET MULTIPLE, U)  $\leq$  Final answer for OFFSET MULTIPLE

| Device:<br>Function:<br>Offset:<br>Access as | 4, 5<br>: 0<br>C0h<br>s a DWord |         |                                                             |
|----------------------------------------------|---------------------------------|---------|-------------------------------------------------------------|
| Bit                                          | Attr                            | Default | Description                                                 |
| 31:17                                        | RO                              | 0       | Reserved                                                    |
| 23:16                                        | RW                              | 2       | OFFSET<br>TX offset setting.                                |
| 15:8                                         | RW                              | 1       | ALIENRATIO<br>Dclk ratio to BCLK. TX Alien Ratio setting.   |
| 7:0                                          | RW                              | 4       | NATIVERATIO<br>Uclk ratio to BCLK. TX Native Ratio setting. |



# 4.10.27 MC\_CHANNEL\_0\_RX\_BGF\_SETTINGS MC\_CHANNEL\_1\_RX\_BGF\_SETTINGS

These are the parameters used to set the Rx clock crossing BGF.

| Device:<br>Function:<br>Offset:<br>Access as | 4, 5<br>: 0<br>C8h<br>s a DWord |         |                                                                                                                                                                                                                       |
|----------------------------------------------|---------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr                            | Default | Description                                                                                                                                                                                                           |
| 31:27                                        | RO                              | 0       | Reserved                                                                                                                                                                                                              |
| 26:24                                        | RW                              | 2       | <b>PTRSEP</b><br>RX FIFO pointer separation settings. THIS FIELD IS NOT USED BY<br>HARDWARE. RX Pointer separation can be modified using the round trip<br>setting (larger value causes a larger pointer separation). |
| 23:16                                        | RW                              | 0       | OFFSET<br>RX offset setting.                                                                                                                                                                                          |
| 15:8                                         | RW                              | 1       | ALIENRATIO<br>Qclk to BCLK ratio. RX Alien Ratio setting.                                                                                                                                                             |
| 7:0                                          | RW                              | 2       | NATIVERATIO<br>Uclk to BCLK ratio. RX Native Ratio setting.                                                                                                                                                           |

### 4.10.28 MC\_CHANNEL\_0\_EW\_BGF\_SETTINGS MC\_CHANNEL\_1\_EW\_BGF\_SETTINGS

These are the parameters used to set the early warning RX clock crossing BGF.

| Device:<br>Function:<br>Offset:<br>Access as | 4, 5<br>: 0<br>CCh<br>s a DWord |         |                                                                      |
|----------------------------------------------|---------------------------------|---------|----------------------------------------------------------------------|
| Bit                                          | Attr                            | Default | Description                                                          |
| 31:16                                        | RO                              | 0       | Reserved                                                             |
| 15:8                                         | RW                              | 1       | ALIENRATIO<br>Dclk to Bclk ratio. Early warning Alien Ratio setting. |
| 7:0                                          | RO                              | 0       | Reserved                                                             |



# 4.10.29 MC\_CHANNEL\_0\_EW\_BGF\_OFFSET\_SETTINGS MC\_CHANNEL\_1\_EW\_BGF\_OFFSET\_SETTINGS

These are the parameters to set the early warning RX clock crossing BGF.

| Device:<br>Function<br>Offset:<br>Access a |                          | rd |                                                  |  |  |
|--------------------------------------------|--------------------------|----|--------------------------------------------------|--|--|
| Bit                                        | Attr Default Description |    |                                                  |  |  |
| 31:16                                      | RO                       | 0  | Reserved                                         |  |  |
| 15:8                                       | RW                       | 2  | EVENOFFSET<br>Early warning even offset setting. |  |  |
| 7:0                                        | RW                       | 0  | ODDOFFSET<br>Early warning odd offset setting.   |  |  |

# 4.10.30 MC\_CHANNEL\_0\_ROUND\_TRIP\_LATENCY MC\_CHANNEL\_1\_ROUND\_TRIP\_LATENCY

These are the parameters to set the early warning RX clock crossing the Bubble Generator FIFO (BGF) used to go between different clocking domains. These settings provide the gearing necessary to make that clock crossing.

| Device:<br>Function<br>Offset:<br>Access a |      | rd      |                                                                                                                                                                                                                                 |
|--------------------------------------------|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                        | Attr | Default | Description                                                                                                                                                                                                                     |
| 31:8                                       | RO   | 0       | Reserved                                                                                                                                                                                                                        |
| 7:0                                        | RW   | 0       | <b>ROUND_TRIP_LATENCY</b><br>Round trip latency for reads. Units are in UCLK. This register must be<br>programmed with the appropriate time for read data to be retuned from the<br>pads after a READ CAS is sent to the DIMMs. |



# 4.10.31 MC\_CHANNEL\_0\_PAGETABLE\_PARAMS1 MC\_CHANNEL\_1\_PAGETABLE\_PARAMS1

These are the parameters used to control parameters for page closing policies.

| Function<br>Offset: | Device: 4, 5<br>Function: 0<br>Offset: D8h<br>Access as a DWord |         |                                                                                                                                                                                                                                                                                          |  |  |  |
|---------------------|-----------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                 | Attr                                                            | Default | Description                                                                                                                                                                                                                                                                              |  |  |  |
| 31:16               | RO                                                              | 0       | Reserved                                                                                                                                                                                                                                                                                 |  |  |  |
| 15:8                | RW                                                              | 0       | <b>REQUESTCOUNTER</b><br>Upper 8 MSBs of a 12-bit counter. This counter determines the window over which the page close policy is evaluated.                                                                                                                                             |  |  |  |
| 7:0                 | RW                                                              | 0       | ADAPTIVETIMEOUTCOUNTER<br>Upper 8 MSBs of a 12-bit counter. This counter adapts the interval between<br>assertions of the page close flag. For a less aggressive page close, the length<br>of the count interval is increased and vice versa for a more aggressive page<br>close policy. |  |  |  |

# 4.10.32 MC\_CHANNEL\_0\_PAGETABLE\_PARAMS2 MC\_CHANNEL\_1\_PAGETABLE\_PARAMS2

These are the parameters used to control parameters for page closing policies.

| Device:<br>Function<br>Offset:<br>Access as | 4, 5<br>: 0<br>DCh<br>s a DWord |         |                                                                                                                                                                                                                                                                                |
|---------------------------------------------|---------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                         | Attr                            | Default | Description                                                                                                                                                                                                                                                                    |
| 31:28                                       | RO                              | 0       | Reserved                                                                                                                                                                                                                                                                       |
| 27                                          | RW                              | 0       | ENABLEADAPTIVEPAGECLOSE<br>When set, enables Adaptive Page Closing.                                                                                                                                                                                                            |
| 26:18                                       | RW                              | 0       | MINPAGECLOSELIMIT<br>Upper 9 MSBs of a 13-bit threshold limit. When the mistake counter falls<br>below this threshold, a less aggressive page close interval (larger) is<br>selected.                                                                                          |
| 17:9                                        | RW                              | 0       | MAXPAGECLOSELIMIT<br>Upper 9 bits of a 13-bit threshold limit. When the mistake counter exceeds<br>this threshold, a more aggressive page close interval (smaller) is selected.                                                                                                |
| 8:0                                         | RW                              | 0       | <b>MISTAKECOUNTER</b><br>Upper 9 MSBs of a 12-bit counter. This counter adapts the interval between assertions of the page close flag. For a less aggressive page close, the length of the count interval is increased and vice versa for a more aggressive page close policy. |



# 4.10.33 MC\_TX\_BG\_CMD\_DATA\_RATIO\_SETTINGS\_CH0 MC\_TX\_BG\_CMD\_DATA\_RATIO\_SETTINGS\_CH1

Channel Bubble Generator ratios for CMD and DATA.

| Offset: | Function: 0 |         |                                  |  |  |
|---------|-------------|---------|----------------------------------|--|--|
| Bit     | Attr        | Default | Description                      |  |  |
| 31:16   | RO          | 0       | Reserved                         |  |  |
| 15:8    | RW          | 0       | ALIENRATIO. DCLK to BCLK ratio.  |  |  |
| 7:0     | RW          | 0       | NATIVERATIO. UCLK to BCLK ratio. |  |  |

# 4.10.34 MC\_TX\_BG\_CMD\_OFFSET\_SETTINGS\_CH0 MC\_TX\_BG\_CMD\_OFFSET\_SETTINGS\_CH1

Integrated Memory Controller Channel Bubble Generator Offsets for CMD FIFO. The Data command FIFOs share the settings for channel 0 across all three channels. The register in Channel 0 must be programmed for all configurations.

| Function<br>Offset: | Device: 4, 5<br>Function: 0<br>Offset: E4h<br>Access as a DWord |         |                                |  |  |
|---------------------|-----------------------------------------------------------------|---------|--------------------------------|--|--|
| Bit                 | Attr                                                            | Default | Description                    |  |  |
| 31:10               | RO                                                              | 0       | Reserved                       |  |  |
| 9:8                 | RW                                                              | 0       | PTROFFSET. IFO pointer offset. |  |  |
| 7:0                 | RW                                                              | 0       | BGOFFSET BG offset.            |  |  |

# 4.10.35 MC\_TX\_BG\_DATA\_OFFSET\_SETTINGS\_CH0 MC\_TX\_BG\_DATA\_OFFSET\_SETTINGS\_CH1

Integrated Memory Controller Channel Bubble Generator Offsets for DATA FIFO.

| Device: 4, 5<br>Function: 0<br>Offset: E8h<br>Access as a DWord |      |         |                                          |  |
|-----------------------------------------------------------------|------|---------|------------------------------------------|--|
| Bit                                                             | Attr | Default | Description                              |  |
| 31:17                                                           | RO   | 0       | Reserved                                 |  |
| 16:14                                                           | RW   | 0       | RDPTROFFSET. Read FIFO pointer offset.   |  |
| 13:10                                                           | RW   | 0       | WRTPTROFFSET. Write FIFO pointer offset. |  |
| 9:8                                                             | RW   | 0       | PTROFFSET. FIFO pointer offset.          |  |
| 7:0                                                             | RW   | 0       | BGOFFSET. BG offset.                     |  |



# 4.11 Integrated Memory Controller Channel Address Registers

# 4.11.1 MC\_DOD\_CH0\_0 MC\_DOD\_CH0\_1

Channel 0 DIMM Organization Descriptor Register.

| Device: 4<br>Function: 1<br>Offset: 48h, 4Ch, 50h, 54h<br>Access as a DWord |      |         |                                                                                                                                                                                                                                                                                          |  |
|-----------------------------------------------------------------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                                         | Attr | Default | Description                                                                                                                                                                                                                                                                              |  |
| 31:13                                                                       | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                 |  |
| 12:10                                                                       | RW   | 0       | <b>RANKOFFSET</b><br>Rank Offset for calculating RANK. This corresponds to the first logical rank on<br>the DIMM. The rank offset is always programmed to 0 for the DIMM 0 DOD<br>registers. (DIMM 0 rank offset is always 0.) DIMM 1 DOD rank offset is 4 for<br>two DIMMs per channel. |  |
| 9                                                                           | RW   | 0       | DIMMPRESENT. DIMM slot is populated.                                                                                                                                                                                                                                                     |  |
| 8:7                                                                         | RW   | 0       | NUMBANK<br>This field defines the number of (real, not shadow) banks on these DIMMs.<br>00 = Four-banked<br>01 = Eight-banked<br>10 = Sixteen-banked                                                                                                                                     |  |
| 6:5                                                                         | RW   | 0       | <b>NUMRANK</b> . Number of Ranks<br>This field defines the number of ranks on these DIMMs.<br>00 = Single Ranked<br>01 = Double Ranked<br>10 = <i>Reserved</i>                                                                                                                           |  |
| 4:2                                                                         | RW   | 0       | <b>NUMROW</b> . Number of Rows<br>This field defines the number of rows within these DIMMs.<br>$000 = 2^{12} \text{ Rows}$<br>$001 = 2^{13} \text{ Rows}$<br>$010 = 2^{14} \text{ Rows}$<br>$011 = 2^{15} \text{ Rows}$<br>$100 = 2^{16} \text{ Rows}$                                   |  |
| 1:0                                                                         | RW   | 0       | NUMCOL. Number of Columns<br>This field defines the number of columns within on these DIMMs.<br>00 = 2^10 columns<br>01 = 2^11 columns<br>10 = 2^12 columns<br>11 = RSVD                                                                                                                 |  |



# 4.11.2 MC\_DOD\_CH1\_0 MC\_DOD\_CH1\_1

Channel 1 DIMM Organization Descriptor Register.

| Device: 5<br>Function: 1<br>Offset: 48h, 4Ch, 50h, 54h<br>Access as a DWord |      |         |                                                                                                                                                                                                                                                                                          |  |
|-----------------------------------------------------------------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                                         | Attr | Default | Description                                                                                                                                                                                                                                                                              |  |
| 31:13                                                                       | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                 |  |
| 12:10                                                                       | RW   | 0       | <b>RANKOFFSET</b><br>Rank Offset for calculating RANK. This corresponds to the first logical rank on<br>the DIMM. The rank offset is always programmed to 0 for the DIMM 0 DOD<br>registers. (DIMM 0 rank offset is always 0.) DIMM 1 DOD rank offset is 4 for<br>two DIMMs per channel. |  |
| 9                                                                           | RW   | 0       | DIMMPRESENT. DIMM slot is populated.                                                                                                                                                                                                                                                     |  |
| 8:7                                                                         | RW   | 0       | NUMBANK<br>This field defines the number of (real, not shadow) banks on these DIMMs.<br>00 = Four-banked<br>01 = Eight-banked<br>10 = Sixteen-banked                                                                                                                                     |  |
| 6:5                                                                         | RW   | 0       | NUMRANK. Number of Ranks<br>This field defines the number of ranks on these DIMMs.<br>00 = Single Ranked<br>01 = Double Ranked<br>10 = <i>Reserved</i>                                                                                                                                   |  |
| 4:2                                                                         | RW   | 0       | <b>NUMROW. Number of Rows</b><br>This field defines the number of rows within these DIMMs.<br>$000 = 2^{12}$ Rows<br>$001 = 2^{13}$ Rows<br>$010 = 2^{14}$ Rows<br>$011 = 2^{15}$ Rows<br>$100 = 2^{16}$ Rows                                                                            |  |
| 1:0                                                                         | RW   | 0       | NUMCOL. Number of Columns<br>This field defines the number of columns within on these DIMMs.<br>00 = 2^10 columns<br>01 = 2^11 columns<br>10 = 2^12 columns<br>11 = RSVD                                                                                                                 |  |



# 4.11.3 MC\_SAG\_CHO\_0; MC\_SAG\_CHO\_1; MC\_SAG\_CHO\_2; MC\_SAG\_CHO\_3; MC\_SAG\_CHO\_4; MC\_SAG\_CHO\_5; MC\_SAG\_CHO\_6; MC\_SAG\_CHO\_7

Channel Segment Address Registers. For each of the 8 interleave ranges, they specify the offset between the System Address and the Memory Address and the System Address bits used for level 1 interleave, which should not be translated to Memory Address bits. Memory Address is calculated from System Address and the contents of these registers by the following algorithm:

m[39:16] = SystemAddress[39:16] - (2's complement {Offset[23:0]}); m[15:6] = SystemAddress[15:6]; If (Removed[2]) {Bit 8 removed}; If (Removed[1]) {Bit 7 removed}; If (Removed[0]) {Bit 6 removed}; MemoryAddress[36:6] = m[36:6]; Removed Div3 Interleave

000 0 None 001 0 2-way 011 0 4-way 000 1 3-way 001 1 6-way

All other combinations are not supported.

| Device: 4<br>Function: 1<br>Offset: 80h, 84h, 88h, 8Ch, 90h, 94h, 98h, 9Ch<br>Access as a DWord |      |         |                                                                                                                                                                                           |  |
|-------------------------------------------------------------------------------------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                                                             | Attr | Default | Description                                                                                                                                                                               |  |
| 31:28                                                                                           | RO   | 0       | Reserved                                                                                                                                                                                  |  |
| 27                                                                                              | RW   | 0       | <b>DIVBY3</b><br>This bit indicates the rule is a 3 or 6 way interleave.                                                                                                                  |  |
| 26:24                                                                                           | RW   | 0       | <b>REMOVED</b><br>These are the bits to be removed after offset subtraction. These bits correspond to System Address [8,7,6].                                                             |  |
| 23:0                                                                                            | RW   | 0       | OFFSET<br>This value should be subtracted from the current system address to create a<br>contiguous address space within a channel. BITS 9:0 ARE RESERVED AND<br>MUST ALWAYS BE SET TO 0. |  |



# 4.11.4 MC\_SAG\_CH1\_0; MC\_SAG\_CH1\_1; MC\_SAG\_CH1\_2; MC\_SAG\_CH1\_3; MC\_SAG\_CH1\_4; MC\_SAG\_CH1\_5; MC\_SAG\_CH1\_6; MC\_SAG\_CH1\_7

Channel Segment Address Registers. For each of the 8 interleave ranges, they specify the offset between the System Address and the Memory Address and the System Address bits used for level 1 interleave, which should not be translated to Memory Address bits. The first stage of Memory Address calculation using System Address and the contents of these registers is done by the following algorithm:

m[39:16] = SystemAddress[39:16] - (2's complement {Offset[23:0]}); m[15:6] = SystemAddress[15:6]; If (Removed[2]) {Bit 8 removed}; If (Removed[1]) {Bit 7 removed}; If (Removed[0]) {Bit 6 removed}; MemoryAddress[36:6] = m[36:6]; Removed Div3 Interleave

000 0 None 001 0 2-way 011 0 4-way 000 1 3-way 001 1 6-way

All other combinations are not supported.

| Device:         5           Function:         1           Offset:         80h, 84h, 88h, 8Ch, 90h, 94h, 98h, 9Ch           Access as a DWord         1 |                              |   |                                                                                                                                                                                                  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                                                                                                                                                    | Bit Attr Default Description |   |                                                                                                                                                                                                  |  |  |  |
| 31:28                                                                                                                                                  | RO                           | 0 | Reserved                                                                                                                                                                                         |  |  |  |
| 27                                                                                                                                                     | RW                           | 0 | DIVBY3<br>This bit tells us that the rule is a 3- or 6-way interleave.                                                                                                                           |  |  |  |
| 26:24                                                                                                                                                  | RW                           | 0 | <b>REMOVED</b><br>These are the bits to be removed after offset subtraction. These bits correspond to System Address [8,7,6].                                                                    |  |  |  |
| 23:0                                                                                                                                                   | RW                           | 0 | <b>OFFSET</b><br>This value should be subtracted from the current system address to create<br>a contiguous address space within a channel. BITS 9:0 ARE RESERVED<br>AND MUST ALWAYS BE SET TO 0. |  |  |  |



# 4.12 Integrated Memory Controller Channel Rank Registers

### 4.12.1 MC\_RIR\_LIMIT\_CHO\_0; MC\_RIR\_LIMIT\_CHO\_1; MC\_RIR\_LIMIT\_CHO\_2; MC\_RIR\_LIMIT\_CHO\_3; MC\_RIR\_LIMIT\_CHO\_4; MC\_RIR\_LIMIT\_CHO\_5; MC\_RIR\_LIMIT\_CHO\_6; MC\_RIR\_LIMIT\_CHO\_7

Channel O Rank Limit Range Registers.

| Device: 4<br>Function: 2<br>Offset: 40h, 44h, 48h, 4Ch, 50h, 54h, 58h, 5Ch<br>Access as a DWord |      |         |                                                                                                                                                                                                                                                                                                                                      |  |
|-------------------------------------------------------------------------------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                                                             | Attr | Default | Description                                                                                                                                                                                                                                                                                                                          |  |
| 31:10                                                                                           | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                             |  |
| 9:0                                                                                             | RW   | 0       | <b>LIMIT</b><br>This field specifies the top of the range being mapped to the ranks<br>specified in the MC_RIR_WAY_CH registers. The most significant bits of<br>the lowest address in this range is one greater than the limit field in the<br>RIR register with the next lower index. This field is compared against<br>MA[37:28]. |  |

# 4.12.2 MC\_RIR\_LIMIT\_CH1\_0; MC\_RIR\_LIMIT\_CH1\_1; MC\_RIR\_LIMIT\_CH1\_2; MC\_RIR\_LIMIT\_CH1\_3; MC\_RIR\_LIMIT\_CH1\_4; MC\_RIR\_LIMIT\_CH1\_5; MC\_RIR\_LIMIT\_CH1\_6; MC\_RIR\_LIMIT\_CH1\_7

Channel 1 Rank Limit Range Registers.

| Device:         5           Function:         2           Offset:         40h, 44h, 48h, 4Ch, 50h, 54h, 58h, 5Ch           Access as a DWord         3 |      |         |                                                                                                                                                                                                                                                                                                                          |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                                                                                                                                                    | Attr | Default | Default Description                                                                                                                                                                                                                                                                                                      |  |  |  |
| 31:10                                                                                                                                                  | RO   | 0       | Reserved                                                                                                                                                                                                                                                                                                                 |  |  |  |
| 9:0                                                                                                                                                    | RW   | 0       | <b>LIMIT</b><br>This field specifies the top of the range being mapped to the ranks specified in the MC_RIR_WAY_CH registers. The most significant bits of the lowest address in this range is one greater than the limit field in the RIR register with the next lower index. This field is compared against MA[37:28]. |  |  |  |



- 4.12.3
- MC RIR WAY CHO 0; MC RIR WAY CHO 1; MC\_RIR\_WAY\_CHO\_2; MC\_RIR\_WAY\_CHO\_3; MC\_RIR\_WAY\_CHO\_4; MC\_RIR\_WAY\_CHO\_5 MC\_RIR\_WAY\_CHO\_6; MC\_RIR\_WAY\_CHO\_7 MC\_RIR\_WAY\_CH0\_8; MC\_RIR\_WAY\_CH0\_9 MC\_RIR\_WAY\_CHO\_10; MC\_RIR\_WAY\_CHO\_11 MC\_RIR\_WAY\_CHO\_12; MC\_RIR\_WAY\_CHO\_13 MC RIR WAY CHO 14; MC RIR WAY CHO 15 MC\_RIR\_WAY\_CHO\_16; MC\_RIR\_WAY\_CHO\_17 MC\_RIR\_WAY\_CH0\_18; MC\_RIR\_WAY\_CH0\_19 MC\_RIR\_WAY\_CH0\_20; MC\_RIR\_WAY\_CH0\_21 MC RIR WAY CHO 22; MC RIR WAY CHO 23 MC\_RIR\_WAY\_CH0\_24; MC\_RIR\_WAY\_CH0\_25 MC RIR WAY CHO 26; MC RIR WAY CHO 27 MC\_RIR\_WAY\_CHO\_28; MC\_RIR\_WAY\_CHO\_29 MC\_RIR\_WAY\_CH0\_30; MC\_RIR\_WAY\_CH0\_31

Channel Rank Interleave Way Range Registers. These registers allow the user to define the ranks and offsets that apply to the ranges defined by the LIMIT in the MC\_RIR\_LIMIT\_CH registers. The mappings are as follows:

RIR\_LIMIT\_CH{chan}[0] -> RIR\_WAY\_CH{chan}[3:0] RIR\_LIMIT\_CH{chan}[1] -> RIR\_WAY\_CH{chan}[7:6] RIR\_LIMIT\_CH{chan}[2] -> RIR\_WAY\_CH{chan}[11:10] RIR\_LIMIT\_CH{chan}[3] -> RIR\_WAY\_CH{chan}[15:14] RIR\_LIMIT\_CH{chan}[4] -> RIR\_WAY\_CH{chan}[19:18] RIR\_LIMIT\_CH{chan}[5] -> RIR\_WAY\_CH{chan}[23:22] RIR\_LIMIT\_CH{chan}[6] -> RIR\_WAY\_CH{chan}[27:26] RIR\_LIMIT\_CH{chan}[7] -> RIR\_WAY\_CH{chan}[31:28]

| Device: 4<br>Function: 2<br>Offset: 80h, 84h, 88h, 8Ch, 90h, 94h, 98h, 9Ch, A0h, A4h, A8h, ACh, B0h, B4h, B8h, BCh, C0h,<br>C4h, C8h, CCh, D0h, D4h, D8h, DCh, E0h, E4h, E8h, ECh, F0h, F4h, F8h, FCh<br>Access as a DWord |                          |   |                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bit                                                                                                                                                                                                                        | Attr Default Description |   |                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 31:14                                                                                                                                                                                                                      | RO                       | 0 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| 13:4                                                                                                                                                                                                                       | RW                       | 0 | <b>OFFSET</b><br>This field defines the offset used in the rank interleave. This is a 2's complement value.                                                                                                                                                                                                                                                                                                                           |  |
| 3:0                                                                                                                                                                                                                        | RW                       | 0 | <b>RANK</b><br>This field defines which rank participates in WAY(n). If MC.CLOSEDPAGE=1, this field defines the DRAM rank selected when MemoryAddress[7:6]=(n). If MC.CLOSEDPAGE=0, this field defines which rank is selected when MemoryAddress[13:12]=(n). (n) is the instantiation of the register. This field is organized by physical rank. Bits [3:2] are the encoded DIMM ID (slot). Bits [1:0] are the rank within that DIMM. |  |



MC RIR WAY CH1 0; MC RIR WAY CH1 1 4.12.4 MC\_RIR\_WAY\_CH1\_2; MC\_RIR\_WAY\_CH1\_3 MC RIR\_WAY\_CH1\_4; MC\_RIR\_WAY\_CH1\_5 MC\_RIR\_WAY\_CH1\_6; MC\_RIR\_WAY\_CH1\_7 MC\_RIR\_WAY\_CH1\_8; MC\_RIR\_WAY\_CH1\_9 MC\_RIR\_WAY\_CH1\_10; MC\_RIR\_WAY\_CH1\_11 MC\_RIR\_WAY\_CH1\_12; MC\_RIR\_WAY\_CH1\_13 MC RIR WAY CH1 14; MC RIR WAY CH1 15 MC\_RIR\_WAY\_CH1\_16; MC\_RIR\_WAY\_CH1\_17 MC\_RIR\_WAY\_CH1\_18; MC\_RIR\_WAY\_CH1\_19 MC\_RIR\_WAY\_CH1\_20; MC\_RIR\_WAY\_CH1\_21 MC RIR WAY CH1 22; MC RIR WAY CH1 23 MC\_RIR\_WAY\_CH1\_24; MC\_RIR\_WAY\_CH1\_25 MC RIR WAY CH1 26; MC RIR WAY CH1 27 MC\_RIR\_WAY\_CH1\_28; MC\_RIR\_WAY\_CH1\_29 MC\_RIR\_WAY\_CH1\_30; MC\_RIR\_WAY\_CH1\_31

Channel Rank Interleave Way Range Registers. These registers allow the user to define the ranks and offsets that apply to the ranges defined by the LIMIT in the MC\_RIR\_LIMIT\_CH registers. The mappings are as follows:

```
RIR_LIMIT_CH{chan}[0] -> RIR_WAY_CH{chan}[3:0]

RIR_LIMIT_CH{chan}[1] -> RIR_WAY_CH{chan}[7:6]

RIR_LIMIT_CH{chan}[2] -> RIR_WAY_CH{chan}[11:10]

RIR_LIMIT_CH{chan}[3] -> RIR_WAY_CH{chan}[15:14]

RIR_LIMIT_CH{chan}[4] -> RIR_WAY_CH{chan}[19:18]

RIR_LIMIT_CH{chan}[5] -> RIR_WAY_CH{chan}[23:22]

RIR_LIMIT_CH{chan}[6] -> RIR_WAY_CH{chan}[27:26]

RIR_LIMIT_CH{chan}[7] -> RIR_WAY_CH{chan}[31:28]
```

| Device: 5<br>Function: 2<br>Offset: 80h, 84h, 88h, 8Ch, 90h, 94h, 98h, 9Ch, A0h, A4h, A8h, ACh, B0h, B4h, B8h, BCh, C0h,<br>C4h, C8h, CCh, D0h, D4h, D8h, DCh, E0h, E4h, E8h, ECh, F0h, F4h, F8h, FCh<br>Access as a DWord |    |   |                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit Attr Default Description                                                                                                                                                                                               |    |   |                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| 31:5                                                                                                                                                                                                                       | RO | 0 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| 13:4                                                                                                                                                                                                                       | RW | 0 | <b>OFFSET</b><br>This field defines the offset used in the rank interleave. This is a 2's complement value.                                                                                                                                                                                                                                                                                                                           |  |  |
| 3:0                                                                                                                                                                                                                        | RW | 0 | <b>RANK</b><br>This field defines which rank participates in WAY(n). If MC.CLOSEDPAGE=1, this field defines the DRAM rank selected when MemoryAddress[7:6]=(n). If MC.CLOSEDPAGE=0, this field defines which rank is selected when MemoryAddress[13:12]=(n). (n) is the instantiation of the register. This field is organized by physical rank. Bits [3:2] are the encoded DIMM ID (slot). Bits [1:0] are the rank within that DIMM. |  |  |



# 4.13 Memory Thermal Control

### 4.13.1 MC\_THERMAL\_CONTROLO MC\_THERMAL\_CONTROL1

Controls for the Integrated Memory Controller thermal throttle logic.

| Device: 4, 5<br>Function: 3<br>Offset: 48h<br>Access as a DWord |                              |   |                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|-----------------------------------------------------------------|------------------------------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                                             | Bit Attr Default Description |   |                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 31:3                                                            | RO                           | 0 | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 2                                                               | RW                           | 1 | APPLY_SAFE<br>Enable the application of safe values while<br>MC_THERMAL_PARAMS_B.SAFE_INTERVAL is exceeded.                                                                                                                                                                                                                                                                                                                             |  |  |
| 1:0                                                             | RW                           | 0 | <ul> <li>THROTTLE_MODE</li> <li>Selects throttling mode.</li> <li>0 = Throttle disabled</li> <li>1 = Open Loop: Throttle when Virtual Temperature is greater than MC_THROTTLE_OFFSET.</li> <li>2 = Closed Loop: Throttle when MC_CLOSED_LOOP.THROTTLE_NOW is set.</li> <li>3 = Closed Loop: Throttle when MC_DDR_THERM_COMMAND.THROTTLE is set and the PM_EXT_TS# pin is asserted OR OLTT will be implemented (Condition 1).</li> </ul> |  |  |

# 4.13.2 MC\_THERMAL\_STATUS0 MC\_THERMAL\_STATUS1

Status registers for the thermal throttling logic.

| Offset: | Function: 3 |         |                                                                                                                                     |  |  |
|---------|-------------|---------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit     | Attr        | Default | Description                                                                                                                         |  |  |
| 31:30   | RO          | 0       | Reserved                                                                                                                            |  |  |
| 29:4    | RO          | 0       | <b>CYCLES_THROTTLED</b><br>This field indicates the number of throttle cycles triggered in all ranks since last temperature sample. |  |  |
| 3:0     | RO          | 0       | <b>RANK_TEMP</b><br>The field specifies whether the rank is above throttling threshold.                                             |  |  |



# 4.13.3 MC\_THERMAL\_DEFEATURE0 MC\_THERMAL\_DEFEATURE1

Thermal Throttle defeature register.

| Device:<br>Function<br>Offset:<br>Access as | 4, 5<br>: 3<br>50h<br>s a DWord |         |                                                                                                                                                                            |
|---------------------------------------------|---------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                         | Attr                            | Default | Description                                                                                                                                                                |
| 31:1                                        | RO                              | 0       | Reserved                                                                                                                                                                   |
| 0                                           | RW1S                            | 0       | <b>THERM_REG_LOCK</b><br>When set to 1, no further modification of all thermal throttle registers are<br>allowed. This bit must be set to the same value for all channels. |

# 4.13.4 MC\_THERMAL\_PARAMS\_A0 MC\_THERMAL\_PARAMS\_A1

Parameters used by Open Loop Throughput Throttling (OLTT) and Closed Loop Thermal Throttling (CLTT).

| Device:<br>Function:<br>Offset:<br>Access as | 4, 5<br>: 3<br>60h<br>s a DWord |         |                                                                                   |
|----------------------------------------------|---------------------------------|---------|-----------------------------------------------------------------------------------|
| Bit                                          | Attr                            | Default | Description                                                                       |
| 31:24                                        | RW                              | 0       | CKE_ASSERT_ENERGY<br>Energy of having CKE asserted when no command is issued.     |
| 23:16                                        | RW                              | 0       | CKE_DEASSERT_ENERGY<br>Energy of having CKE deasserted when no command is issued. |
| 15:8                                         | RW                              | 0       | WRCMD_ENERGY<br>Energy of a write including data transfer.                        |
| 7:0                                          | RW                              | 0       | <b>RDCMD_ENERGY</b><br>Energy of a read including data transfer.                  |



# 4.13.5 MC\_THERMAL\_PARAMS\_B0 MC\_THERMAL\_PARAMS\_B1

Parameters used by the thermal throttling logic.

| Device: 4, 5<br>Function: 3<br>Offset: 64h<br>Access as a DWord |      |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
|-----------------------------------------------------------------|------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                                             | Attr | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |
| 31:26                                                           | RW   | 1       | <b>SAFE_INTERVAL</b><br>Safe values for cooling coefficient and duty cycle will be applied while the<br>SAFE_INTERVAL is exceeded. This interval is the number of ZQ intervals<br>since the last time the MC_COOLING_COEF or MC_CLOSED_LOOP registers<br>have been written. A register to write to MC_COOLING_COEF or<br>MC_CLOSED_LOOP will re-apply the normal MC_COOLING_COEF and<br>MC_CLOSED_LOOP.MIN_THROTTLE_DUTY_CYC values. The register value<br>written need not be different; writing the current value will suffice. The<br>MC_THERMAL_STATUS.CYCLES_THROTTLED field is reloaded when the<br>number of ZQ intervals exceeds this value. This field must not be<br>programmed to 0; this value is invalid. |  |  |
| 25:16                                                           | RW   | 255     | SAFE_DUTY_CYC<br>This value replaces MC_CLOSED_LOOP.MIN_THROTTLE_DUTY_CYC while the<br>MC_THERMAL_PARAMS_B.SAFE_INTERVAL is exceeded.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 15:8                                                            | RW   | 1       | SAFE_COOL_COEF<br>This value replaces MC_COOLING_COEF while the<br>THERMAL_PARAMS_B.SAFE_INTERVAL is exceeded.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 7:0                                                             | RW   | 0       | ACTCMD_ENERGY<br>Energy of an Activate/Precharge Cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |

# 4.13.6 MC\_COOLING\_COEF0 MC\_COOLING\_COEF1

Heat removed from DRAM 8 DCLKs. This should be scaled relative to the per command weights and the initial value of the throttling threshold. This includes idle command and refresh energies. If 2X refresh is supported, the worst case of 2X refresh must be assumed.

When there are more than 4 ranks attached to the channel, the thermal throttle logic is shared.

| Device: 4, 5<br>Function: 3<br>Offset: 80h<br>Access as a DWord |      |         |                                    |  |
|-----------------------------------------------------------------|------|---------|------------------------------------|--|
| Bit                                                             | Attr | Default | Description                        |  |
| 31:24                                                           | RW   | 255     | RANK3. Rank 3 Cooling Coefficient. |  |
| 23:16                                                           | RW   | 255     | RANK2. Rank 2 Cooling Coefficient. |  |
| 15:8                                                            | RW   | 255     | RANK1. Rank 1 Cooling Coefficient. |  |
| 7:0                                                             | RW   | 255     | RANKO. Rank 0 Cooling Coefficient. |  |



### 4.13.7 MC\_CLOSED\_LOOP0 MC\_CLOSED\_LOOP1

This register controls the closed loop thermal response of the DRAM thermal throttle logic. It supports immediate thermal throttle and 2X refresh. In addition, the register is used to configure the throttling duty cycle.

| Device:<br>Function:<br>Offset:<br>Access as | 4, 5<br>: 3<br>84h<br>s a DWord |         |                                                                                                                                                                                                                                                                       |
|----------------------------------------------|---------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit                                          | Attr                            | Default | Description                                                                                                                                                                                                                                                           |
| 31:18                                        | RO                              | 0       | Reserved                                                                                                                                                                                                                                                              |
| 17:8                                         | RW                              | 64      | MIN_THROTTLE_DUTY_CYC<br>This parameter represents the minimum number of DCLKs of operation<br>allowed after throttling. In order to provide actual command opportunities,<br>the number of clocks between CKE deassertion and first command should<br>be considered. |
| 7:5                                          | RO                              | 0       | Reserved                                                                                                                                                                                                                                                              |
| 4                                            | RW                              | 0       | <b>REF_2X_NOW</b><br>Direct control of dynamic 2X refresh if direct throttling is enabled.                                                                                                                                                                            |
| 3:0                                          | RW                              | 0       | THROTTLE_NOW<br>Throttler Vector to directly control throttling if<br>MC_THERMAL_CONTROL.THROTTLE_MODE == 2.                                                                                                                                                          |

# 4.13.8 MC\_THROTTLE\_OFFSET0 MC\_THROTTLE\_OFFSET1

Compared against bits [36:29] of virtual temperature of each rank stored in RANK\_VIRTUAL\_TEMP to determine the throttle point. Recommended value for each rank is 255.

When there are more than 4 ranks attached to the channel, the thermal throttle logic is shared.

| Device: 4, 5<br>Function: 3<br>Offset: 88h<br>Access as a DWord |      |         |                                |  |  |
|-----------------------------------------------------------------|------|---------|--------------------------------|--|--|
| Bit                                                             | Attr | Default | Description                    |  |  |
| 31:24                                                           | RW   | 0       | RANK3. Rank 3 throttle offset. |  |  |
| 23:16                                                           | RW   | 0       | RANK2. Rank 2 throttle offset. |  |  |
| 15:8                                                            | RW   | 0       | RANK1. Rank 1 throttle offset. |  |  |
| 7:0                                                             | RW   | 0       | RANKO. Rank 0 throttle offset. |  |  |



# 4.13.9 MC\_RANK\_VIRTUAL\_TEMP0 MC\_RANK\_VIRTUAL\_TEMP1

This register contains the 8 most significant bits [37:30] of the virtual temperature of each rank. The difference between the virtual temperature and the sensor temperature can be used to determine how fast fan speed should be increased. The value stored is right shifted one bit to the right with respect to the corresponding MC\_Throttle\_Offset register value. For example when When a rank throttle offset is set to 40h, the value read from the corresponding in MC\_RANK\_VIRTUAL\_TEMP register is 20h.

When there are more than 4 ranks attached to the channel, the thermal throttle logic is shared.

| Device: 4, 5<br>Function: 3<br>Offset: 98h<br>Access as a DWord |      |         |                                    |  |
|-----------------------------------------------------------------|------|---------|------------------------------------|--|
| Bit                                                             | Attr | Default | Description                        |  |
| 31:24                                                           | RO   | 0       | RANK3. Rank 3 virtual temperature. |  |
| 23:16                                                           | RO   | 0       | RANK2. Rank 2 virtual temperature. |  |
| 15:8                                                            | RO   | 0       | RANK1. Rank 1 virtual temperature. |  |
| 7:0                                                             | RO   | 0       | RANKO. Rank 0 virtual temperature. |  |

# 4.13.10 MC\_DDR\_THERM\_COMMAND0 MC\_DDR\_THERM\_COMMAND1

This register contains the command portion of the functionality of the PM\_EXT\_TS#[1:0] signals.

| Device: 4, 5<br>Function: 3<br>Offset: 9Ch<br>Access as a DWord |                              |   |                                                                                              |  |  |
|-----------------------------------------------------------------|------------------------------|---|----------------------------------------------------------------------------------------------|--|--|
| Bit                                                             | Bit Attr Default Description |   |                                                                                              |  |  |
| 31:4                                                            | RO                           | 0 | Reserved                                                                                     |  |  |
| 3                                                               | RW                           | 0 | THROTTLE<br>Force throttling when DDR_THERM# pin is asserted.                                |  |  |
| 2                                                               | RW                           | 0 | <b>REF_2X</b><br>Force 2x refresh as long as DDR_THERM# is asserted.                         |  |  |
| 1                                                               | RW                           | 0 | <b>DISABLE_EXTTS</b><br>DDR_THERM# pin disable, forces signal to look deasserted; thus, a 1. |  |  |
| 0                                                               | RW                           | 0 | LOCK<br>When set, all bits in this register are RO and cannot be written.                    |  |  |



# 4.13.11 MC\_DDR\_THERM\_STATUS0 MC\_DDR\_THERM\_STATUS1

This register contains the status portion of the DDR\_THERM# functionality as described in the processor datasheet (that is, what is happening or has happened with respect to the pin).

| Device: 4, 5<br>Function: 3<br>Offset: A4h<br>Access as a DWord |      |         |                                                                                                                                                                                                                                                                               |  |  |
|-----------------------------------------------------------------|------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit                                                             | Attr | Default | Description                                                                                                                                                                                                                                                                   |  |  |
| 31:3                                                            | RO   | 0       | Reserved                                                                                                                                                                                                                                                                      |  |  |
| 2                                                               | RO   | 0       | ASSERTION<br>An assertion edge was seen on DDR_THERM#. Write-1-to-clear.                                                                                                                                                                                                      |  |  |
| 1                                                               | RO   | 0       | <b>DEASSERTION</b><br>A deassertion edge was seen on DDR_THERM#. Write-1-to-clear.                                                                                                                                                                                            |  |  |
| 0                                                               | RO   | 0       | <b>STATE</b><br>Present logical state of DDR_THERM# bit. This is a static indication of the pin, and may be several clocks out of date due to the delay between the pin and the signal.<br>STATE = 0 means DDR_THERM# is deasserted<br>STATE = 1 means DDR_THERM# is asserted |  |  |

§





# 5 System Address Map

# 5.1 Introduction

This chapter provides a basic overview of the system address map and describes how the processor IIO comprehends and decodes the various regions in the system address map. The term "IIO" in this chapter refers to processor IIO (in both End Point and Dual IIO Proxy modes). This chapter does not provide the full details of the platform system address space as viewed by software and also it does not provide the details of processor address decoding.

The IIO supports 64 GB (36 bit) of host address space and 64 KB+3 of addressable I/O space. There is a programmable memory address space under the 1-MB region which is divided into regions which can be individually controlled with programmable attributes such as Disable, Read/Write, Write Only, or Read Only. Attribute programming is described in Section 3.5.2. This section focuses on how the memory space is partitioned and what the separate memory regions are used for. I/O address space has simpler mapping, and is explained near the end of this section.

The processor IIO supports 36 bits (35:0) of memory addressing on its Intel QuickPath Interconnect interface. IIO also supports receiving and decoding 64 bits of address from PCI Express. Memory transactions received from PCI Express that go above the top of physical address space supported on Intel QuickPath Interconnect (which is dependent on the Intel QuickPath Interconnect profile but is always less than or equal to 2^40 for IIO) are reported as errors by IIO. The IIO as a requester would never generate requests on PCI Express with any of Address Bits 63 to 40 set. For packets that IIO receives from Intel QuickPath Interconnect and for packets that IIO receives from PCIe, the IIO always performs a full 64-bit target address decoding. This means that for the processor, Bits 36 to 63 of the address must be set to all zeros in order for the IIO's target address decoder to positively decode and acknowledge the packet.

The IIO supports 16 bits of I/O addressing on its Intel QuickPath Interconnect interface. IIO also supports receiving and decoding the full 32 bits of I/O address from PCI Express. I/O transactions initiated by the processor on Intel QuickPath Interconnect can have non-zero value for address bits 16 and above. This is an artifact of the uncore logic in the processor. IIO's outbound I/O address decoder must ignore them when decoding the I/O address space. I/O requests received from PCI Express that are beyond 64 KB are reported as errors by IIO. IIO as a requester would never generate I/O requests on PCI Express with any of address bits 31 to 16 set.

The IIO supports PCI configuration addressing up to 256 buses, 32 devices per bus and 8 functions per device. A single grouping of 256 buses, 32 devices per bus and 8 functions per device is referred to as a PCI *segment*. All configuration addressing within an IIO and hierarchies below an IIO must be within one segment. IIO does not support being in multiple PCI segments.

Refer to Section 5.8.3 for address map details when Intel VT-d is enabled.

*Note:* In debug mode, some address bits in the Intel QuickPath Interconnect header are used for passing source information and hence are not decoded for forwarding transactions.

For the processor, the IIO is always the legacy IIO and DMI is always the subtractive decode port.



The processor supports PCI Express\* upper pre-fetchable base/limit registers. This allows the PCI Express unit to claim IO accesses above 36 bits, complying with the PCI Express Spec. Addressing of greater than 8 GB is allowed on either the DMI Interface or PCI Express interface. The memory controller supports a maximum of 8 GB of DRAM. No DRAM memory will be accessible above 8 GB.

When running in internal graphics mode, writes to GMADR range linear range are supported. Write accesses to linear regions are supported from DMI only. Write accesses to tileX and tileY regions (defined using fence registers) are not supported from DMI or the PEG port. GMADR read accesses are not supported from either DMI or PEG.

In the following sections, it is assumed that all of the compatibility memory ranges reside on the DMI Interface. The exception to this rule is VGA ranges, which may be mapped to PCI Express, DMI, or to the internal graphics device (IGD). In the absence of more specific references, cycle descriptions referencing PCI should be interpreted as the DMI Interface/PCI, while cycle descriptions referencing PCI Express or IGD are related to the PCI Express bus or the internal graphics device respectively. The Processor does not remap APIC or any other memory spaces above TOLM. The TOLM register is set to the appropriate value by BIOS. The reclaim base/reclaim limit registers remap logical accesses bound for addresses above 4 GB onto physical addresses that fall within DRAM.

# 5.2 Memory Address Space

Figure 5-1 shows the IIO system memory address space. There are three basic regions of memory address space in the system: address below 1 MB, address between 1 MB and 4 GB, and address above 4 GB. These regions are described in the following sections.

Throughout this section, there will be references to subtractive decode port. It refers to the port of IIO that is attached to a legacy PCH (DMI). This port is also the recipient of all addresses that are not positively decoded towards any PCIE device or towards memory. Refer to Section 5.8.1 and Section 5.8.2.



# 5.2.1 System Address Map







# 5.2.2 System DRAM Memory Regions

| Address Region                                  | From           | То             |
|-------------------------------------------------|----------------|----------------|
| 640-KB MS-DOS* Memory                           | 000_0000_0000h | 000_0009_FFFFh |
| 1 MB to Top-of-Low-Memory                       | 000_0010_0000h | TOLM           |
| Bottom-of-High-Memory to Top-of-<br>High-Memory | 4 GB           | ТОНМ           |

These address ranges are always mapped to system DRAM memory, regardless of the system configuration. The top of main memory below 4 GB is defined by the Top of Low Memory (TOLM). Memory between 4 GB and TOHM is extended system memory. Since the platform may contain multiple processors, the memory space is divided amongst the processors. There may be memory holes between each processor's memory regions. These system memory regions are either coherent or non-coherent. A set of range registers in the IIO define a non-coherent memory region (NcMem.Base/NcMem.Limit) within the system DRAM memory region shown above. System DRAM memory region outside of this range but within the DRAM region shown in table above is considered coherent.

For inbound transactions, IIO positively decodes these ranges using a couple of software programmable range registers. Refer to Table 5-8 for details of inbound decoding towards system memory. For outbound transactions, it would be an error for IIO to receive non-coherent accesses to these addresses from Intel QuickPath Interconnect, but IIO does not explicitly check for this error condition but would rather forward such accesses to the subtractive decode port, if one exists downstream, by virtue of subtractive decoding, else it is master aborted. Refer to Section 5.8.1 for further details.



# 5.2.3 VGA/SMM and Legacy C/D/E/F Regions

Figure 5-2 shows the memory address regions below 1 MB. These regions are legacy access ranges.



#### Figure 5-2. VGA/SMM and Legacy C/D/E/F Regions

#### 5.2.3.1 VGA/SMM Memory Space

| Address Region | From           | То             |
|----------------|----------------|----------------|
| VGA            | 000_000A_0000h | 000_000B_FFFFh |

This legacy address range is used by video cards to map a frame buffer or a characterbased video buffer. By default, accesses to this region are forwarded to main memory by the processor. However, once firmware figures out where the VGA device is in the system, it sets up the processor's source address decoders to forward these accesses to the IIO. Within IIO, if the VGAEN bit is set in the PCI bridge control register (BCTRL) of a PCIe port, then transactions within the VGA space (defined above) are forwarded to the associated port, regardless of the settings of the peer-to-peer memory address ranges of that port. If none of the PCIe ports have the VGAEN bit set (note that per the IIO address map constraints the VGA memory addresses cannot be included as part of the normal peer-to-peer bridge memory apertures in the root ports), then these accesses are forwarded to the subtractive decode port. Also refer to the *PCI-PCI Bridge 1.2 Specification* for further details on the VGA decoding. Note that only one VGA device may be enabled per system partition. The VGAEN bit in the PCIe bridge control register must be set only in one PCIe port in a system partition. IIO does not support the MDA (monochrome display adapter) space independent of the VGA space.



The VGA memory address range can also be mapped to system memory in SMM. IIO is totally transparent to the workings of this region in the SMM mode. All outbound and inbound accesses to this address range are always forwarded to the VGA device by the IIO. Refer to Table 5-7 and Table 5-8 for further details of inbound and outbound VGA decoding.

# 5.2.3.2 C/D/E/F Segments

The E/F region is used for BIOS flash in the early stages of the boot flow and could be mapped to any firmware hub port in IA32 system. E/F could also be used to address DRAM from an I/O device (processors have registers to select between addressing BIOS flash and DRAM). IIO does not explicitly decode the E/F region in the outbound direction and relies on subtractive decoding to forward accesses to this region to the legacy PCH through DMI. IIO does not explicitly decode inbound accesses to the E/F address region. It is expected that the DRAM low range that IIO decodes will be setup to cover the E/F address range. By virtue of that, IIO will forward inbound accesses to these ranges, a Generic Memory Protection Ranges could be used.

C/D region is used in system DRAM memory for BIOS and option ROM shadowing. IIO does not explicitly decode these regions for inbound accesses. Software must program one of the system DRAM memory decode ranges that IIO uses (for inbound system memory decoding) to include these ranges. If it is necessary to block inbound access to these ranges, the Generic Memory Protection Ranges could be used.

All outbound accesses to the C-F regions are first positively decoded against all valid targets' address ranges and if none match, these address are forwarded to the subtractive decode port of the IIO.

IIO will complete locks to this range, but cannot guarantee atomicity when writes and reads are mapped to separate destinations.

# 5.2.4 Address Region between 1 MB and TOLM

# *Note:* The ME stolen memory space must be located below Top Of Low Memory (TOLM) (or TOHM ifit needs to be above 4 GB).

This region is always allocated to system DRAM memory. Software must set up one of the coarse memory decode ranges that IIO uses (for inbound system memory decoding) to include this address range. By virtue of that, IIO will forward inbound accesses to this region to system memory (unless any of these access addresses fall within a protected DRAM range as described in Section 5.2.7). It would be an error for IIO to receive outbound accesses to an address in this region, other than snoop requests, from Intel QuickPath Interconnect, but IIO does not explicitly check for this error condition but would rather forward such accesses to the subtractive decode port by virtue of subtractive decoding.

Any inbound access that decodes to be within one of the two coarse memory decode windows but has no real DRAM populated for that address, will result in a master abort response on PCI Express.



#### 5.2.4.1 Relocatable TSEG

| Address Region | From                 | То                  |
|----------------|----------------------|---------------------|
| TSEG           | FE00_0000h (default) | FE7F_FFFh (default) |

These are system DRAM memory regions that are used for SMM/CMM mode operation. IIO would completer abort all inbound transactions that target these address ranges. IIO should not receive transactions that target these addresses in the outbound direction, but IIO does not explicitly check for this error condition but rather subtractively forwards such transactions to the subtractive decode port of the IIO, if one exists downstream else it is master aborted.

The location (1-MB aligned) and size (from 512 KB to 8 MB) in IIO can be programmed by software.

# Figure 5-3. Pre-allocated Memory Example for 64 MB DRAM, 1 MB VGA, 1 MB GTT Stolen and 1 MB TSEG

| Memory Segments         | Attributes                         | Comments                                                                                        |
|-------------------------|------------------------------------|-------------------------------------------------------------------------------------------------|
| 0000_0000h – 03CF_FFFFh | R/W                                | Available System Memory 61 MB                                                                   |
| 03D0_0000h – 03DF_FFFFh | SMM Mode Only -<br>processor Reads | TSEG Address Range & Pre-allocated Memory                                                       |
| 03E0_0000h – 03EF_FFFFh | R/W                                | Pre-allocated Graphics VGA memory.<br>1 MB (or 4/8/16/32/64/128/256 MB) when IGD is<br>enabled. |
| 03F0_0000h – 03FF_FFFFh | R/W                                | Pre-allocated Graphics GTT stolen memory.<br>1 MB (or 2 MB) when IGD is enabled.                |

# 5.2.5 Address Region from TOLM to 4 GB

# 5.2.5.1 PCI Express<sup>®</sup> Memory Mapped Configuration Space

This is the system address region that is allocated for software to access the PCI Express Configuration Space. This region is relocatable below 4 GB by BIOS/firmware and IIO has no explicit knowledge of this address range. It is the responsibility of software to make sure that this system address range is not included in any of the system DRAM memory ranges that IIO decodes inbound. If software were to misprogram IIO in this way, accesses to this space could potentially be sent to the processor by the IIO.



# 5.2.5.2 MMIOL

| Address Region | From        | То           |
|----------------|-------------|--------------|
| MMIOL          | GMMIOL.Base | GMMIOL.Limit |

This region is used for PCIe device memory addressing below 4 GB. Each IIO in the system is allocated a portion of this address range and individual PCIe ports and other integrated devices within an IIO (for example, VTBAR) use sub-portions within that range. There are IIO-specific requirements on how software allocates this system region amongst IIOs to support of peer-to-peer between IIOs. Refer to Section 5.8.3 for details of these restrictions. Each IIO has a couple of MMIOL address range registers (LMMIOL and GMMIOL) to support local peer-to-peer in the MMIOL address range. Refer to Section 5.8 for details of how these registers are used in the inbound and outbound MMIOL range decoding.

#### 5.2.5.3 Miscellaneous

This region is used by the processor for miscellaneous functionality including an address range that software can write to generate CPEI message on Intel QuickPath Interconnect, and so forth. IIO aborts all inbound accesses to this region. Outbound accesses to this region is not explicitly decoded by IIO and are forwarded to downstream subtractive decode port, if one exists, by virtue of subtractive decoding else it is master aborted.

| Address Region | From       | То        |
|----------------|------------|-----------|
| Misc           | FE80_0000h | FE9F_FFFh |

#### 5.2.5.4 Processor Local CSR, On-die ROM, and Processor PSeg

| Address Region               | From       | То         |
|------------------------------|------------|------------|
| processor Local CSR and PSeg | FEB0_0000h | FEBF_FFFFh |

This region accommodates processor's local CSRs, on-die ROM, and PSeg. IIO will block all inbound accesses from PCIe to this address region and return a completer abort response. Outbound accesses to this address range are not part of the normal programming model and IIO subtractively sends such accesses to the subtractive decode port of the IIO, if one exists downstream (else Master Abort).

### 5.2.5.5 Legacy/HPET/TXT/TPM/Others

| Address Region             | From       | То         |
|----------------------------|------------|------------|
| Legacy/HPET/TXT/TPM/Others | FED0_0000h | FEDF_FFFFh |

This region covers the High performance event timers, TXT registers, TPM region, and so forth, in the PCH. All inbound/peer-to-peer accesses to this region are completer aborted by IIO.



#### 5.2.5.6 Local XAPIC

| Address Region | From       | То         |
|----------------|------------|------------|
| Local XAPIC    | FEE0_0000h | FEEF_FFFFh |

The processor Interrupt space is the address used to deliver interrupts to the processor(s). Message Signaled Interrupts (MSI) from PCIe devices that target this address are forwarded as SpcInt messages to the processor.

The processors may also use this region to send inter-processor interrupts (IPI) from one processor to another. But, IIO is never a recipient of such an interrupt. Inbound reads to this address are considered errors and are completer aborted by IIO. Outbound accesses to this address are considered as errors, but IIO does not explicitly check for this error condition but simply forwards the transaction subtractively to its subtractive decode port, if one exists downstream.

#### 5.2.5.7 High BIOS Area

The top 2 MB (FFE0\_0000h–FFFF\_FFF) of the PCI Memory Address Range is reserved for System BIOS (High BIOS), extended BIOS for PCI devices, and the A20 alias of the system BIOS. The processor begins execution from the High BIOS after reset. This region is mapped to DMI Interface so that the upper subset of this region aliases to 16-MB to 256-KB range. The actual address space required for the BIOS is less than 2 MB, but the minimum processor MTRR range for this region is 2 MB — so that full 2 MB must be considered.

#### 5.2.5.8 INTA/Rsvd

| Address Region | From       | То         |
|----------------|------------|------------|
| IntA/Others    | FEF0_0000h | FEFF_FFFFh |

This region accommodates IPF architecture-specific address regions. All inbound accesses to this address region are completer aborted by the IIO. All outbound accesses to this address region are subtractively sent to the subtractive decode port of the IIO, if one exists downstream.

#### 5.2.5.9 Firmware

| Address Region | From       | То        |
|----------------|------------|-----------|
| HIGHBIO        | FF00_0000h | FFFF_FFFh |

This ranges starts at FF00\_0000h and ends at FFFF\_FFFh. It is used for BIOS/Firmware. Outbound accesses within this range are forwarded to firmware hubs. Refer to Section 5.8.1.2 for firmware decoding details in IIO. During boot initialization, IIO with firmware connected south of it will communicate this on all Intel QuickPath Interconnect ports so that processor hardware can configure the path to firmware. IIO does not support accesses to this address range inbound, that is, those inbound transactions are aborted and a completer abort response is sent back.



# 5.2.6 Address Regions above 4 GB

### 5.2.6.1 High System Memory

| Address Region     | From | То   |
|--------------------|------|------|
| High System Memory | 4 GB | ТОНМ |

This region is used to describe the address range of system memory above the 4-GB boundary. IIO forwards all inbound accesses to this region to the system memory port (unless any of these access addresses are also marked protected.). A portion of the address range within this high system DRAM region could be marked non-coherent (using NcMem.Base/NcMem.Limit register) and IIO treats them as non-coherent. All other addresses are treated as coherent (unless modified using the NS attributes on PCI Express). IIO should not receive outbound accesses to this region, but IIO does not explicitly check for this error condition but rather subtractively forwards these accesses to the subtractive decode port, if one exists downstream (else it is a programming error).

Software must setup this address range such that any recovered DRAM hole from below the 4-GB boundary and that might encompass a protected sub-region is not included in the range.

#### 5.2.6.2 Memory Mapped IO High

The high memory mapped I/O range is located above main memory. This region is used to map I/O address requirements above 4-GB range. Each IIO in the system is allocated a portion of this system address region and within that portion each PCIe port use up a sub-range. Refer to Section 5.8.3 for details of these restrictions.

Each IIO has a couple of MMIOH address range registers (LMMIOH and GMMIOH) to support local and remote peer-to-peer in the MMIOH address range. Refer to Section 5.8.1 and Section 5.8.2 for details of inbound and outbound decoding for accesses to this region.

For the processor, LMMIOH range registers define the IIO high memory mapped range. GMMIOH.BAS/LIM must be set to the same value as LMMIOH.BASE/LIM.



#### 5.2.6.3 BIOS Notes on Address Allocation above 4 GB

The processor does not support hot added memory. Hence, no special BIOS actions are required for address allocation above 4 GB to maintain a hole.

Since IIO supports only a single contiguous address range for accesses to system DRAM above 4 GB, BIOS must make sure that there is enough reserved space gap left between the top of high memory and the bottom of the MMIOH region, if the system cares about memory hot add. This gap can be used to address hot added memory in the system and would fit the constraints imposed by IIO decode mechanism.

# 5.2.7 Protected System DRAM Regions

IIO supports three address ranges for protecting various system DRAM regions that carry protected OS code or other proprietary platform information. The ranges are:

- Intel VT-d protected high range
- Intel VT-d protected low range

# 5.3 IO Address Space

There are four classes of I/O addresses that are specifically decoded by the platform:

- 1. I/O addresses used for VGA controllers.
- 2. I/O addresses used for ISA aliasing
- 3. I/O addresses used for the PCI Configuration protocol CFC/CF8
- 4. I/O addresses used by downstream PCI/PCIe IO devices, typically legacy devices. The range can be further divided by various downstream ports in the IIO. Each downstream port in IIO contains a BAR to decode its I/O range. Address that falls within this range is forwarded to its respective IIO, then subsequently to the downstream port.

### 5.3.1 VGA I/O Addresses

Legacy VGA device uses up the addresses 3B0h–3BBh, 3C0h–3DFh. Any PCIe, DMI port in IIO can be a valid target of these address ranges if the VGAEN bit in the peer-to-peer bridge control register corresponding to that port is set (besides the condition where these regions are positively decoded within the peer-to-peer I/O address range). In the outbound direction at the PCI-to-PCI bridge (part of PCIe port) direction, by default, IIO only decodes the bottom 10 bits of the 16 bit I/O address when decoding this VGA address range with the VGAEN bit set in the peer-to-peer bridge control register. But when the VGA16DECEN bit is set in addition to VGAEN being set, IIO performs a full 16 bit decode for that port when decoding the VGA address range outbound. In general, on outbound accesses to this space, IIO positively decodes the address ranges of all PCIe ports per the peer-to-peer bridge decoding rules (refer to the *PCI-PCI Bridge 1.2 Specification* for details). When no target is positively identified, IIO sends it down its subtractive decode port (if one exists, else, Master Abort).



# 5.3.2 ISA Addresses

IIO supports ISA addressing per the *PCI-PCI Bridge 1.2 Specification*. ISA addressing is enabled in a PCIe port using the ISAEN bit in the bridge configuration space. Note that when VGAEN bit is set in a PCIe port without the VGA16DECEN bit being set, the ISAEN bit must be set in all the peer PCIe ports in the system.

# 5.3.3 CFC/CF8 Addresses

These addresses are used by legacy operating systems to generate PCI configuration cycles. These have been replaced with a memory-mapped configuration access mechanism in PCI Express (which only PCI Express aware operating systems utilize). That said, IIO does not explicitly decode these I/O addresses and take any specific action. These accesses are decoded as part of the normal inbound and outbound I/O transaction flow and follow the same routing rules. Refer also to Table 5-8 and Table 5-10 for further details of I/O address decoding in IIO.

# 5.3.4 PCIe Device I/O Addresses

These addresses could be anywhere in the 64KB I/O space and are used to allocate I/O addresses to PCIe devices. Each IIO is allocated a chunk of I/O address space and there are IIO-specific requirements on how these chunks are distributed amongst IIOs to support peer-to-peer. Refer to Section 5.8.3 for details of these restrictions. Each IIO has a couple of IO address range registers (LIO and GIO) to support local and remote peer-to-peer in the IO address range (debug mode only). Refer to section 5.8.1 and Section 5.8.2 for details of how these registers are used in the inbound and outbound IO address decoding.

# 5.4 Configuration/CSR Space

There are two types of configuration/CSR space in IIO - PCIe configuration space and Intel QuickPath Interconnect CPUCSR space. PCIe configuration space is the standard PCIe configuration space defined in the PCIe specification. CSR space is memory mapped space used exclusively for special processor registers.

# 5.4.1 PCI e Configuration Space

PCIe configuration space allows for upto 256 buses, 32 devices per bus and 8 functions per device. There could be multiple groups of these configuration spaces and each is called a *segment*. IIO can support multiple segments in a system. But each IIO can span one segment and no peer-to-peer accesses are allowed between segments. Within each IIO there are multiple devices that are in the PCIe configuration space. All these devices are accessed using NcCfgWr/Rd transactions on Intel QuickPath Interconnect. Within each segment, bus 0 is always assigned to the internal bus number of IIO which has the legacy PCH attached to it. Refer to Section 5.8.1 and Section 5.8.2 for details of IIO configuration transaction decoding.

Each IIO is allocated a chunk of PCIe bus numbers and there are IIO-specific requirements on how these chunks are distributed amongst IIOs to support peer-to-peer. Refer to Section 5.8.3 for details of these restrictions. Each IIO has a couple of configuration bus range registers (LCFGBUS and GCFGBUS) to support local and



remote peer-to-peer. Refer to section Section 5.8.1 and Section 5.8.2 for details of how these registers are used in the inbound and outbound memory/configuration/message decoding.

Configuration transactions initiated by the processor on Intel QuickPath Interconnect can have non-zero value for address bits 28 and above. This is an artifact of the uncore logic in the processor. IIO's outbound configuration address decoder must ignore these bits when decoding the PCIe configuration space.

# 5.5 System Management Mode (SMM)

System Management Mode uses main memory for System Management RAM (SMM RAM). The Processor supports: Compatible SMRAM (C\_SMRAM), High Segment (HSEG), and Top of Memory Segment (TSEG). System Management RAM space provides a memory area that is available for the Intel SMI handlers and code and data storage. This memory resource is normally hidden from the system OS so that the processor has immediate access to this memory space upon entry to SMM. Processor provides three SMRAM options:

- Below 1 MB option that supports compatible Intel SMI handlers.
- Above 1 MB option that allows new Intel SMI handlers to execute with write-back cacheable SMRAM.
- Optional TSEG area of 1 MB, 2 MB, or 8 MB in size. The TSEG area lies below IGD stolen memory.

The above 1 MB solutions require changes to compatible SMRAM handlers code to properly execute above 1 MB.

*Note:* DMI Interface and PCI Express masters are not allowed to access the SMM space.

#### 5.5.1 SMM Space Definition

SMM space is defined by its **addressed** SMM space and its DRAM SMM space. The addressed SMM space is defined as the range of bus addresses used by the processor to access SMM space. DRAM SMM space is defined as the range of physical DRAM memory locations containing the SMM code. SMM space can be accessed at one of three transaction address ranges: Compatible, High, and TSEG. The Compatible and TSEG SMM space is not remapped and therefore the addressed and DRAM SMM space is the same address range. Since the High SMM space is remapped the addressed and DRAM SMM space is a different address range. Note that the High DRAM space is the same as the Compatible Transaction Address space. Table 5-1 describes three unique address ranges:

- Compatible Transaction Address
- High Transaction Address
- TSEG Transaction Address

#### Table 5-1. Transaction Address Ranges – Compatible, High, and TSEG

| SMM Space Enabled | Transaction Address Space         | DRAM Space (DRAM)                 |
|-------------------|-----------------------------------|-----------------------------------|
| Compatible        | 000A_0000h to 000B_FFFFh          | 000A_0000h to 000B_FFFFh          |
| High              | FEDA_0000h to FEDB_FFFFh          | 000A_0000h to 000B_FFFFh          |
| TSEG              | (TOLM-STOLEN-TSEG) to TOLM-STOLEN | (TOLM-STOLEN-TSEG) to TOLM-STOLEN |



#### 5.5.2 SMM Space Restrictions

If any of the following conditions are violated the results of SMM accesses are unpredictable and may cause the system to hang:

- 1. The Compatible SMM space **must not** be set-up as cacheable.
- 2. High or TSEG SMM transaction address space **must not** overlap address space assigned to system DRAM, or to any "PCI" devices (including DMI Interface, and PCI Express, and graphics devices). This is a BIOS responsibility.
- 3. Both D\_OPEN and D\_CLOSE **must not** be set to 1 at the same time.
- 4. When TSEG SMM space is enabled, the TSEG space **must not** be reported to the OS as available DRAM. This is a BIOS responsibility.
- 5. Any address translated through the GMADR TLB must not target DRAM from A\_0000h-F\_FFFFh.

#### 5.5.3 SMM Space Combinations

When High SMM is enabled (G\_SMRAME=1 and H\_SMRAM\_EN=1) the Compatible SMM space is effectively disabled. Processor originated accesses to the Compatible SMM space are forwarded to PCI Express if VGAEN=1 (also depends on MDAP), otherwise they are forwarded to the DMI Interface. PCI Express and DMI Interface originated accesses are **never** allowed to access SMM space.

#### Table 5-2.SMM Space Table

| Global Enable<br>G_SMRAME | High Enable<br>H_SMRAM_EN | TSEG Enable<br>TSEG_EN | Compatible (C)<br>Range | High (H)<br>Range | TSEG (T)<br>Range |
|---------------------------|---------------------------|------------------------|-------------------------|-------------------|-------------------|
| 0                         | Х                         | Х                      | Disable                 | Disable           | Disable           |
| 1                         | 0                         | 0                      | Enable                  | Disable           | Disable           |
| 1                         | 0                         | 1                      | Enable                  | Disable           | Enable            |
| 1                         | 1                         | 0                      | Disabled                | Enable            | Disable           |
| 1                         | 1                         | 1                      | Disabled                | Enable            | Enable            |



#### 5.5.4 SMM Control Combinations

The G\_SMRAME bit provides a global enable for all SMM memory. The D\_OPEN bit allows software to write to the SMM ranges without being in SMM mode. BIOS software can use this bit to initialize SMM code at powerup. The D\_LCK bit limits the SMM range access to only SMM mode accesses. The D\_CLS bit causes SMM (both CSEG and TSEG) data accesses to be forwarded to the DMI Interface or PCI Express. The SMM software can use this bit to write to video memory while running SMM code out of DRAM.

#### Table 5-3.SMM Control Table

| G_SMRAME | D_LCK | D_CLS | D_OPEN | Processor in<br>SMM Mode | SMM Code<br>Access | SMM Data<br>Access |
|----------|-------|-------|--------|--------------------------|--------------------|--------------------|
| 0        | х     | Х     | х      | ×                        | Disable            | Disable            |
| 1        | 0     | Х     | 0      | 0                        | Disable            | Disable            |
| 1        | 0     | 0     | 0      | 1                        | Enable             | Enable             |
| 1        | 0     | 0     | 1      | ×                        | Enable             | Enable             |
| 1        | 0     | 1     | 0      | 1                        | Enable             | Disable            |
| 1        | 0     | 1     | 1      | ×                        | Invalid            | Invalid            |
| 1        | 1     | Х     | х      | 0                        | Disable            | Disable            |
| 1        | 1     | 0     | х      | 1                        | Enable             | Enable             |
| 1        | 1     | 1     | х      | 1                        | Enable             | Disable            |

#### 5.5.5 SMM Space Decode and Transaction Handling

Only the processor is allowed to access SMM space. PCI Express and DMI Interface originated transactions are not allowed to SMM space.

#### 5.5.6 Processor WB Transaction to an Enabled SMM Address Space

Processor Writeback transactions (REQa[1]# = 0) to enabled SMM Address Space must be written to the associated SMM DRAM even though D\_OPEN=0 and the transaction is not performed in SMM mode. This ensures SMM space cache coherency when cacheable extended SMM space is used.

#### 5.5.7 SMM Access Through GTT TLB

Accesses through GTT TLB address translation to enabled SMM DRAM space are not allowed. Writes will be routed to Memory address 000C\_0000h with byte enables deasserted and reads will be routed to Memory address 000C\_0000h. If a GTT TLB translated address hits enabled SMM DRAM space, an error is recorded in the PGTBL\_ER register.

PCI Express and DMI Interface originated accesses are **never** allowed to access SMM space directly or through the GTT TLB address translation. If a GTT TLB translated address hits enabled SMM DRAM space, an error is recorded in the PGTBL\_ER register.

PCI Express and DMI Interface write accesses through GMADR range will be snooped. Assesses to GMADR linear range (defined using fence registers) are supported. PCI Express and DMI Interface tileY and tileX writes to GMADR are not supported. If, when translated, the resulting physical address is to enabled SMM DRAM space, the request will be remapped to address 000C\_0000h with de-asserted byte enables.



PCI Express and DMI Interface read accesses to the GMADR range are not supported therefore will have no address translation concerns. PCI Express and DMI Interface reads to GMADR will be remapped to address 000C\_0000h. The read will complete with UR (unsupported request) completion status.

GTT Fetches are always decoded (at fetch time) to ensure not in SMM (actually, anything above base of TSEG or 640 KB – 1 MB). Thus, they will be invalid and go to address 000C\_0000h, but that isn't specific to PCI Express or DMI; it applies to processor or internal graphics engines. Also, since the GMADR snoop would not be directly to the SMM space, there wouldn't be a writeback to SMM. In fact, the writeback would also be invalid (because it uses the same translation) and go to address 000C\_0000h.

# 5.6 Memory Shadowing

Any block of memory that can be designated as read-only or write-only can be "shadowed" into Processor DRAM memory. Typically this is done to allow ROM code to execute more rapidly out of main DRAM. ROM is used as a read-only during the copy process while DRAM at the same time is designated write-only. After copying, the DRAM is designated read-only so that ROM is shadowed. Processor bus transactions are routed accordingly.

# 5.7 IIO Address Map Notes

# 5.7.1 Memory Recovery

When software recovers an underlying DRAM memory region that resides below the 4-GB address line that is used for system resources like firmware, local APIC, and so forth, (the gap below 4-GB address line), it needs to make sure that it does not create system memory holes whereby all the system memory cannot be decoded with two contiguous ranges. It is OK to have unpopulated addresses within these contiguous ranges that are not claimed by any system resource. IIO decodes all inbound accesses to system memory using two contiguous address ranges (0–TOLM, 4 GB–TOHM) and there cannot be holes created inside of those ranges that are allocated to other system resources in the gap below 4-GB address line. The only exception to this is the hole created in the low system DRAM memory range using the VGA memory address. IIO comprehends this and does not forward these VGA memory regions to system memory.

# 5.7.2 Non-Coherent Address Space

IIO supports one coarse main memory range which can be treated as non-coherent by IIO, that is, inbound accesses to this region are treated as non-coherent. This address range has to be a subset of one of the coarse memory ranges that IIO decodes towards system memory. Inbound accesses to the NC range are not snooped on Intel QuickPath Interconnect.



# 5.8 IIO Address Decoding

In general, software needs to guarantee that for a given address there can only be a single target in the system. Otherwise, it is a programming error and results are undefined. The one exception is that VGA addresses would fall within the inbound coarse decode memory range. The IIO inbound address decoder handles this conflict and forwards the VGA addresses to only the VGA port in the system (and not system memory).

# 5.8.1 Outbound Address Decoding

This section covers address decoding that IIO performs on a transaction from Intel QuickPath Interconnect/JTAG that targets one of the downstream devices/ports of the IIO. In the description in the rest of the section, PCIe refers to all of a standard PCI Express port and DMI, unless noted otherwise.

#### 5.8.1.1 General Overview

- Before any transaction from Intel QuickPath Interconnect is validly decoded by IIO, the NodeID in the incoming transaction must match the NodeIDs assigned to the IIO (any exceptions are noted when required). Else it is an error.
- All target decoding toward PCIe, firmware and internal IIO devices follow address based routing. Address based routing follows the standard PCI tree hierarchy routing
- No NodeID based routing is supported south of the Intel QuickPath Interconnect port in IIO
- Subtractive decode port in IIO is the port that is a) the recipient of all addresses that are not positively decoded towards any of the valid targets in the IIO and b) the recipient of all message/special cycles that are targeted at the legacy PCH.
  - In the processor, the DMI is always the subtractive port. Virtual peer-to-peer bridge decoding related registers with their associated control bits (for example, VGAEN bit) and other misc address ranges (I/OxAPIC) of a DMI port are NOT valid (and ignored by the IIO decoder) when it is set as the subtractive decoding port. Subtractive decode transactions are forwarded to the legacy DMI port, irrespective of the setting of the MSE/IOSE bits in that port.
- Unless specified otherwise, all addresses (no distinction made) are first positively decoded against all target address ranges. Valid targets are PCIe, DMI, CSR and Perf Mon device. Software has the responsibility to make sure that only one target can ultimately be the target of a given address and IIO will forward the transaction towards that target.
  - For outbound transactions, when no target is positively decoded, the transactions are sent to the downstream DMI port if it is indicated as the subtractive decode port. In the processor, the DMI is always the subtractive decode port.
  - For inbound transactions on the processor, when no target is positively decoded, the transactions are sent to the subtractive decode port which is DMI.
- For positive decoding, the memory decode to each PCIe target is governed by Memory Space Enable (MSE) bit in the device PCI configuration space and I/O decode is covered by the I/O Space Enable bit in the device PCI configuration space. The only exceptions to this rule are the per port (external) I/OxAPIC address range which are decoded irrespective of the setting of the memory space enable



bit. There is no decode enable bit for configuration cycle decoding towards either a PCIe port or the internal CSR configuration space of IIO.

- The target decoding for internal VTdCSR space is based on whether the incoming CSR address is within the VTdCSR range (limit is 8K plus the base, VTBAR).
- Each PCIe/DMI port in IIO has one special address range I/OxAPIC
- No loopback supported, that is, a transaction originating from a port is never sent back to the same port and the decode ranges of originating port are ignored in address decode calculations

#### 5.8.1.2 FWH Decoding

This section talks about how IIO allows for access to flash memory that is resident below the IIO.

- FWH accesses using an IIO are allowed only from Intel QuickPath Interconnect. No accesses from JTAG/PCIe
- IIO indicates presence of bootable FWH to processor if it is with a FWH that contains the boot code below the legacy PCH connected to it
- All FWH addresses (4 GB: 4 GB–16 MB) and (1 MB: 1 MB 128 K) that do not positively decode to IIO's PCIe ports, are subtractively forwarded to its legacy decode port.
- When IIO receives a transaction from Intel QuickPath Interconnect within 4 GB:4 GB–16 MB or 1 MB:1 MB–128 K and there is no positive decode hit against any of the other valid targets (if there is a positive decode hit to any of the other valid targets, the transaction is sent to that target), then the transaction is forwarded to DMI.

#### 5.8.1.3 Other Outbound Target Decoding

- Other address ranges (besides CSR, FWH, I/OxAPIC) that need to be decoded per PCIe/DMI port include the standard peer-to-peer bridge decode ranges (MMIOL, MMIOH, I/O, VGA, CONFIG). Refer to *PCI-PCI Bridge 1.2 Specification* and *PCI Express Base Specification* for details. These ranges are also summarized in Table 5-4.
- VTCSR
  - Remote peer-to-peer accesses from Intel QuickPath Interconnect that target VTCSR region are not completer aborted by IIO. If inbound protection is needed, VTd translation table should be used to protect at the source IIO. If the VTd table is not enabled, a Generic Protected Memory Range could be used to protect. A last defense is to turn off IB peer-to-peer MMIO The remote peerto-peer support is an issue not yet closed completely yet.
  - Remote peer-to-peer PCI configuration transactions from Intel QuickPath Interconnect that target the internal bus number of IIO (regardless of device number) are aborted by IIO.



#### 5.8.1.4 Summary of Outbound Target Decoder Entries

Table 5-4 provides a list of all the target decoder entries in IIO, such as PCIe port, required by the outbound target decoder to positively decode towards a target.

#### Table 5-4. Outbound Target Decoder Entries

| Address Region                                                                   | Target<br>Decoder Entry | Comments                                                                                         |
|----------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------|
| VGA (Memory space A_0000h-<br>B_FFFFh and I/O space 3B0h-<br>3BBh and 3C0h-3DFh) | 4 + 1 <sup>1</sup>      | Fixed.                                                                                           |
| TPM/TXT/FW ranges (E/F segs and 4 G–16 M to 4 G)                                 | 1                       | Fixed.                                                                                           |
| MMIOL                                                                            | 4                       | Variable. From peer-to-peer Bridge Configuration<br>Register Space                               |
| ММІОН                                                                            | 4                       | Variable. From peer-to-peer Bridge Configuration<br>Register Space (upper 32 bits PM BASE/LIMIT) |
|                                                                                  | 1                       | Legacy IIO internal bus number should be set to bus 0.                                           |
| CFGBUS                                                                           | 4                       | Variable. From peer-to-peer Bridge Configuration<br>Register Space for PCIe bus number decode.   |
| VTBAR                                                                            | 1                       | Variable. Decodes the Intel VT-d chipset registers.                                              |
| 10                                                                               | 4                       | Variable. From four local peer-to-peer Bridge<br>Configuration Register Space of the PCIe port.  |

Notes:

 This is listed as 4+1 entries because each of the 4 local peer-to-peer bridges have their own VGA decode enable bit and local IIO has to comprehend this bit individually for each port, and local IIO's QPIPVGASAD. Valid bit is used to indicate the dual IIO has VGA port or not.

#### 5.8.1.5 Summary of Outbound Memory/IO/Configuration Decoding

Throughout the tables in this section, a reference to a PCIe port generically refers to a standard PCIe port or a DMI port.

*Note:* Integrated I/O Module will support configurations cycles that originate only from the processor. It may support inbound CFG for debug only.

# Table 5-5.Decoding of Outbound Memory Requests from Intel<sup>®</sup> QuickPath Interconnect<br/>(from processor or remote Peer-to-Peer)

| Address Range                               | Conditions                                                                                                                                             | IIO Behavior                                                          |
|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| CB DMA BAR,<br>I/OxAPIC BAR,<br>ABAR, VTBAR | CB_BAR, ABAR, MBAR, VTBAR and remote peer-to-peer access                                                                                               | Completer Abort                                                       |
|                                             | CB_BAR, ABAR, MBAR, VTBAR and not remote peer-to-peer access                                                                                           | Forward to that target                                                |
| TPM, FED4_0xxx -<br>FED4_7xxx               | Processor has no Intel TPM.                                                                                                                            | Forward to DMI as TXT_* cycle assuming<br>Intel TPM is not supported. |
| All other memory<br>accesses                | ! (CB_BAR, ABAR, MBAR, VTBAR, TPM)<br>and one of the downstream ports<br>positively claimed the address                                                | Forward to that port                                                  |
|                                             | ! (CB_BAR, ABAR, MBAR, VTBAR, TPM)<br>and none of the downstream ports<br>positively claimed the address and DMI is<br>the subtractive decode port     | Forward to DMI                                                        |
|                                             | ! (CB_BAR, ABAR, MBAR, VTBAR, TPM)<br>and none of the downstream ports<br>positively claimed the address and DMI is<br>not the subtractive decode port | Master Abort                                                          |



 Table 5-6 details IIO behavior for configuration requests from Intel QuickPath

 Interconnect and peer-to-peer completions from Intel QuickPath Interconnect.

# Table 5-6.Decoding of Outbound Configuration Requests (from Processor or Peer-to-<br/>Peer) from Intel<sup>®</sup> QuickPath Interconnect and Decoding of Outbound<br/>Peer-to-Peer Completions from Intel QuickPath Interconnect

| Address<br>Range | Conditions                                                                                                                                                          | IIO Behavior                                                                                                                                                                                                                              |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bus 0            | Bus 0 and legacy IIO and device number<br>matches one of internal device numbers                                                                                    | Forward to that internal device.                                                                                                                                                                                                          |
|                  | Bus 0 and legacy IIO and device number does<br>NOT match one of IIO's internal device<br>numbers                                                                    | Forward to the downstream subtractive decode port, that is, the legacy DMI port If the transaction is a configuration request, the request is forwarded as a Type 0 <sup>1</sup> configuration transaction to the subtractive decode port |
|                  | Bus 0 and NOT legacy IIO                                                                                                                                            | Master Abort                                                                                                                                                                                                                              |
| Bus 1–255        | Bus 1–255 and it matches the IIOBUSNO and device number matches one of IIO's internal device numbers                                                                | Forward to that internal device.                                                                                                                                                                                                          |
|                  | Bus 1–255 and it matches the IIOBUSNO and device number does NOT match any of IIO's internal device numbers                                                         | Master Abort                                                                                                                                                                                                                              |
|                  | Bus 1–255 and it does not match the<br>IIOBUSNO but positively decodes to one of<br>the downstream PCIe ports                                                       | Forward to that port.<br>Configuration requests are forwarded as a<br>Type $0^2$ (if bus number matches secondary<br>bus number of port) or a Type 1.                                                                                     |
|                  | Bus 1–255 and it does not match the<br>IIOBUSNO and does not positively decode to<br>one of the downstream PCIe ports and DMI is<br>the subtractive decode port     | Forward to DMI <sup>3</sup> .<br>Forward configuration request as Type 0/1,<br>depending on secondary bus number register<br>of the port.                                                                                                 |
|                  | Bus 1–255 and it does not match the<br>IIOBUSNO and does not positively decode to<br>one of the downstream PCIe ports and DMI is<br>not the subtractive decode port | Master Abort                                                                                                                                                                                                                              |

#### Notes:

- 1. Note that when forwarding to DMI, Type 0 transaction with any device number is required to be forwarded by IIO (unlike the standard PCI Express root ports)
- If a downstream port is a standard PCI Express root port, then PCI Express specification requires that all non-zero-device numbered Type0 transactions are master aborted by the root port. If the downstream port is non-legacy DMI, then Type 0 transaction with any device number is allowed/forwarded.
- Note that when forwarding to DMI, Type 0 transaction with any device number is required to be forwarded by IIO (unlike the standard PCI Express root ports).

Table 5-7 details IIO behavior when no target has been positively decoded for an outgoing I/O transaction from Intel QuickPath Interconnect Inbound Address Decoding.

#### Table 5-7. Subtractive Decoding of Outbound I/O Requests from Intel<sup>®</sup> QuickPath Interconnect

| Address<br>Range       | Conditions                                                                              | IIO Behavior                                  |
|------------------------|-----------------------------------------------------------------------------------------|-----------------------------------------------|
| Any I/O<br>address not | No valid target decoded and one of the downstream ports is the subtractive decode port  | Forward to downstream subtractive decode port |
| positively<br>decoded  | No valid target decoded and none of the downstream ports is the subtractive decode port | Master Abort                                  |



# 5.8.2 Inbound Address Decoding

This section covers the decoding that is done on any transaction that is received on a PCIe or DMI.

#### 5.8.2.1 Overview

- All inbound addresses that fall above the top of Intel QuickPath Interconnect physical address limit are flagged as errors by IIO. Top of Intel QuickPath Interconnect physical address limit is dependent on the Intel QuickPath Interconnect profile.
- Inbound decoding towards main memory in IIO happens in two steps. The first step involves a 'coarse decode' towards main memory using two separate system memory window ranges (0–TOLM, 4 GB–TOHM) that can be setup by software. These ranges are non-overlapping. The second step is the fine source decode towards an individual socket using the Intel QuickPath Interconnect memory source address decoders.
  - A sub-region within one of the two coarse regions can be marked as noncoherent
  - VGA memory address would overlap one of the two main memory ranges and IIO decoder is cognizant of that and steers these addresses towards the VGA device of the system
- Inbound peer-to-peer decoding also happens in two steps. The first step involves decoding peer-to-peer not crossing Intel QuickPath Interconnect (local peer-to-peer). The second step involves actual target decoding for local peer-to-peer (if transaction targets another device south of the IIO).
  - A pair of base/limit registers are provided for IIO to positively decode local peer-to-peer transactions.
  - On the processor, the global pair must be set to be the same as local, so the second pair of base/limit registers do not add any functionality.
- *Note:* The processor IIO supports peer-2-peer writes, interrupt messages for legacy interrupt and GPE (Please see section on Platform Interrupts in the Interrupt Chapter for more details). The processor IIO does not support peer-2-peer reads.
  - Fixed VGA memory addresses (A0000h–BFFFFh) are always peer-to-peer addresses and would reside outside of the global peer-to-peer memory address ranges mentioned above. The VGA memory addresses also overlap one of the system memory address regions, but IIO always treats the VGA addresses as peer-to-peer addresses. VGA I/O addresses (3B0h–3BBh, 3C0h–3DFh) always are forwarded to the VGA I/O agent of the system. IIO performs only 16-bit VGA I/O address decode inbound.
  - Subtractively decoded inbound addresses are forwarded to the subtractive decode port of the IIO.
  - Inbound accesses to ME host visible devices (HECI, HECI2, IDEr, and KT; Dev18, Fun0-3) are allowed and will not be blocked by IIO.
  - Inbound accesses to FWH, TPM, VTCSR, CPUCSR and CPULocalCSR are blocked by IIO (completer aborted).



#### 5.8.2.2 Summary of Inbound Address Decoding

Table 5-8 summarizes IIO behavior on inbound memory transactions from any PCIe port. Note that this table is only intended to show the routing of transactions based on the address and is not intended to show the details of several control bits that govern forwarding of memory requests from a given PCI Express port. Refer to the *PCI Express Base Specification 2.0* and the registers chapter for details of these control bits.

#### Table 5-8. Inbound Memory Address Decoding (Sheet 1 of 2)

| Address Range                                                                                                                                                                                                                                                                                         | Conditions                                                                                                                                                                                                      | IIO Behavior                               |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|
|                                                                                                                                                                                                                                                                                                       | Address in Intel ME range in DRAM, class TCm over DMI                                                                                                                                                           | Forward to Intel QuickPath<br>Interconnect |
| DRAM                                                                                                                                                                                                                                                                                                  | Address in Intel ME range in DRAM, not class<br>TCm over DMI                                                                                                                                                    | Master Abort                               |
|                                                                                                                                                                                                                                                                                                       | Address outside Intel ME range in DRAM,<br>class TCm over DMI                                                                                                                                                   | Master Abort                               |
|                                                                                                                                                                                                                                                                                                       | Address in Intel ME range in DRAM and any class over PCIE                                                                                                                                                       | Master Abort                               |
|                                                                                                                                                                                                                                                                                                       | Address within 0:TOLM or 4 GB:TOHM and SAD hit                                                                                                                                                                  | Forward to Intel QuickPath<br>Interconnect |
| Interrupts                                                                                                                                                                                                                                                                                            | Address within FEE00000h–FEEFFFFh and write                                                                                                                                                                     | Forward to Intel QuickPath<br>Interconnect |
| interrupts                                                                                                                                                                                                                                                                                            | Address within FEE00000h–FEEFFFFh and read                                                                                                                                                                      | UR Response                                |
| TPM/HPET, I/OxAPIC,<br>CPUCSR when enabled,<br>CPULocalCSR,<br>privileged<br>CSR, INTA/Rsvd, TSEG,<br>Relocated CSeg, On-die<br>ROM, FWH, VTBAR <sup>1</sup><br>(when enabled),<br>Protected VT-d range<br>Low and High, Generic<br>Protected dram range,<br>CB DMA and I/OxAPIC<br>BARs <sup>2</sup> | <ul> <li>FC00000h-FEDFFFFFh or FEF00000h-<br/>FFFFFFFFh</li> <li>VTBAR</li> <li>VT-d_Prot_High</li> <li>VT-d_Prot_Low</li> <li>Generic_Prot_DRAM</li> <li>CB DMA BAR</li> <li>I/OxAPIC ABAR and MBAR</li> </ul> | Completer Abort                            |
|                                                                                                                                                                                                                                                                                                       | Address within 0A0000h–0BFFFFh and main switch SAD is programmed to forward VGA                                                                                                                                 | Forward to Intel QuickPath<br>Interconnect |
|                                                                                                                                                                                                                                                                                                       | Address within 0A0000h–0BFFFFh and main<br>switch SAD is NOT programmed to forward<br>VGA and one of the PCIe has VGAEN bit set                                                                                 | Forward to the PCIe port                   |
| VGA <sup>3</sup>                                                                                                                                                                                                                                                                                      | Address within 0A0000h–0BFFFFh and main<br>switch SAD is NOT programmed to forward<br>VGA and none of the PCIe has VGAEN bit set<br>and DMI port is the subtractive decoding port                               | Forward to DMI                             |
|                                                                                                                                                                                                                                                                                                       | Address within 0A0000h–0BFFFFh and main<br>switch SAD is NOT programmed to forward<br>VGA and none of the PCIe ports have VGAEN<br>bit set and DMI is not the subtractive decode<br>port                        | Master abort                               |



#### Inbound Memory Address Decoding (Sheet 2 of 2) Table 5-8.

| Address Range                                          | Conditions                                                                                                                                                                                                                                                                     | IIO Behavior                                                                                                                                                 |
|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Other Peer-to-Peer <sup>4</sup>                        | Address within LMMIOL.BASE/LMMIOL.LIMIT<br>or LMMIOH.BASE/LMMIOH.LIMIT and a PCIe<br>port positively decoded as target                                                                                                                                                         | Forward to the PCI Express port                                                                                                                              |
|                                                        | Address within LMMIOL.BASE/LMMIOL.LIMIT<br>or LMMIOH.BASE/LMMIOH.LIMIT and no PCIe<br>port positively decoded as target                                                                                                                                                        | Forward to DMI                                                                                                                                               |
|                                                        | Address NOT within<br>LMMIOL.BASE/LMMIOL.LIMIT or<br>LMMIOH.BASE/LIOH.LIMIT, but is within<br>GMMIOL.BASE/GMMIOL.LIMIT or<br>GMMIOH.BASE/GMMIOH.LIMIT                                                                                                                          | Forward to Intel QuickPath<br>Interconnect<br>For the processor, this is not<br>applicable as GMMIOH and LMMIOH<br>must be programmed to the same<br>values. |
| DRAM Memory holes<br>and other non-existent<br>regions | <ul> <li>{4G ≤ Address ≤ TOHM (OR) 0 ≤ Address ≤ TOLM} AND address does not decode to any socket in Intel QuickPath Interconnect source decoder</li> <li>Address &gt; TOCM</li> <li>When Intel VT-d translation enabled, and guest address greater than 2^GPA_LIMIT</li> </ul> | Master Abort                                                                                                                                                 |
| All Else                                               |                                                                                                                                                                                                                                                                                | Forward to subtractive decode port.                                                                                                                          |

#### Notes:

Note that VTBAR range would be within the MMIOL range of that IIO. And by that token, VTBAR range can 1. never overlap with any DRAM ranges.

The CB DMA BAR and I/OxAPIC MBAR regions of an IIO overlap with MMIOL/MMIOH ranges of that IIO. CB DMA does not support generating memory accesses to the VGA memory range and it will abort all transactions to that address range. Also, if peer-to-peer memory read disable bit is set, VGA memory reads 2. 3.

are aborted.

4. If peer-to-peer memory read disable bit is set, then peer-to-peer memory reads are aborted.



Table 5-9 summarizes IIO behavior on inbound I/O transactions from any PCIe port.

Table 5-9. Inbound I/O Address Decoding

| Address<br>Range              | Conditions                                                                                                                                                                                                                                                                              | IIO Behavior                            |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|
| Any                           | Inbound I/O is disabled                                                                                                                                                                                                                                                                 | Master Abort                            |
| VGA                           | Address within 3B0h–3BBh, 3C0h–3DFh and<br>inbound I/O is enabled <sup>1</sup> and (main switch SAD<br>is programmed to forward VGA OR address<br>not within local peer-to-peer I/O base/limit<br>range but within global peer-to-peer I/O<br>base/limit range)                         | Forward to Intel QuickPath Interconnect |
|                               | Address within 3B0h–3BBh, 3C0h–3DFh and<br>inbound I/O is enabled and main switch SAD<br>is NOT programmed to forward VGA and one<br>of the PCIe ports has VGAEN bit set                                                                                                                | Forward to that PCIe port               |
|                               | Address within 3B0h–3BBh, 3C0h–3DFh and<br>inbound I/O is enabled and main switch SAD<br>is NOT programmed to forward VGA and none<br>of the PCIe has VGAEN bit set but is within the<br>I/O base/limit range of one of the PCIe port                                                   | Forward to that PCIe port               |
|                               | Address within 3B0h–3BBh, 3C0h–3DFh and<br>inbound I/O is enabled and main switch SAD<br>is NOT programmed to forward VGA and none<br>of the PCIe has VGAEN bit set and is not<br>within the I/O base/limit range of any of the<br>PCIe ports and DMI is the subtractive decode<br>port | Forward to DMI                          |
|                               | Address within 03B0h–3BBh, 3C0h–3DFh and<br>inbound I/O is enabled and main switch SAD<br>is NOT programmed to forward VGA and none<br>of the PCIe has VGAEN bit set and is not<br>within the base/limit range of any PCIE port<br>and DMI port is not the subtractive decode<br>port   | Master abort                            |
|                               | Address within LIO.BASE/LIO.LIMIT and<br>inbound I/O is enabled and a PCIe port<br>positively decoded as target                                                                                                                                                                         | Forward to the PCI Express port         |
| Other Peer-<br>to-Peer        | Address within LIO.BASE/LIO.LIMIT and<br>inbound I/O is enabled and no PCIe port<br>positively decoded as target and DMI is the<br>subtractive decode port                                                                                                                              | Forward to DMI                          |
|                               | Address within LIO.BASE/LIO.LIMIT and<br>inbound I/O is enabled and no PCIe port<br>decoded as target and DMI is not the<br>subtractive decode port                                                                                                                                     | Master Abort                            |
|                               | Inbound I/O is enabled and address NOT within LIO.BASE/LIO.LIMIT but is within GIO.BASE/GIO.LIMIT                                                                                                                                                                                       | Forward to Intel QuickPath Interconnect |
| Non-<br>existent<br>Addresses | Address ≥ 64 KB                                                                                                                                                                                                                                                                         | Master Abort                            |
| All Else                      |                                                                                                                                                                                                                                                                                         | Forward to subtractive decode port.     |

Notes:

1. Inbound I/O is enabled using CSRMISCCTRLSTS[30].



Table 5-10 summarizes IIO behavior on inbound configuration transactions from any PCIe port.

#### Table 5-10. Inbound Configuration Request Decoding

| Transaction<br>Type | Conditions                                                                                                                                                                                                                                                                                            | IIO Behavior                                                                                                    |
|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| Туре О              | N/A                                                                                                                                                                                                                                                                                                   | Master Abort                                                                                                    |
| Type 1              | Inbound Configuration disabled                                                                                                                                                                                                                                                                        | Master Abort                                                                                                    |
|                     | Inbound Configuration enabled (by<br>MISCCTRLSTS[1]) and bus 0                                                                                                                                                                                                                                        | Master Abort                                                                                                    |
|                     | Inbound Configuration enabled and bus is<br>between 1–255 and Bus number matches the<br>internal bus number of IIO (IIOBUSNO or<br>PBN register)                                                                                                                                                      | Master Abort                                                                                                    |
|                     | Inbound Configuration enabled and bus is<br>between 1–255 and Bus number does not<br>match the internal bus number of IIO<br>(IIOBUSNO or PBN register) and bus number<br>is outside of LCFGBUS.BASE/LCFGBUS.LIMIT<br>and inside of<br>GCFGBUS.BASE/GCFGBUS.LIMIT                                     | Forward to Intel QuickPath Interconnect                                                                         |
|                     | Inbound Configuration enabled and bus is<br>between 1–255 and Bus number does not<br>match the internal bus number of IIO<br>(IIOBUSNO or PBN register) and bus number<br>is outside of<br>GCFGBUS.BASE/GCFGBUS.LIMIT                                                                                 | Forward to subtractive decode port (DMI or<br>Intel QuickPath Interconnect), if enabled<br>using MISCCTRLSTS[1] |
|                     | Inbound Configuration enabled and bus is<br>between 1–255 and Bus number does not<br>match the internal bus number of IIO<br>(IIOBUSNO or PBN register) and is within<br>LCFGBUS.BASE/LCFGBUS.LIMIT and one of<br>the PCIe ports is positively decoded                                                | Forward to that PCIe port.<br>Forward as Type 0/1 depending on secondary<br>bus number of the port.             |
|                     | Inbound Configuration enabled and bus is<br>between 1–255 and Bus number does not<br>match the internal bus number of IIO<br>(IIOBUSNO or PBN register) and is within<br>LCFGBUS.BASE/LCFGBUS.LIMIT and none of<br>the PCIe ports is positively decoded and DMI<br>is the subtractive decode port     | Forward to DMI<br>Forward as Type 0 <sup>1</sup> /1 depending on<br>secondary bus number of the port.           |
|                     | Inbound Configuration enabled and bus is<br>between 1–255 and Bus number does not<br>match the internal bus number of IIO<br>(IIOBUSNO or PBN register) and is within<br>LCFGBUS.BASE/LCFGBUS.LIMIT and none of<br>the PCIe ports is positively decoded and DMI<br>is not the subtractive decode port | Master Abort                                                                                                    |

Notes:
When forwarding Type 0 accesses to DMI, any device number in the configuration transaction is allowed/forwarded.



# 5.8.3 Intel<sup>®</sup> VT-d Address Map Implications

Intel VT-d applies only to inbound memory transactions. Inbound I/O and configuration transactions are not affected by Intel VT-d. Inbound I/O, configuration and message decode and forwarding happens the same whether Intel VT-d is enabled or not. For memory transaction decode, the host address map in Intel VT-d corresponds to the address map discussed earlier in the chapter and all addresses after translation are subject to the same address map rule checking (and error reporting) as in the non-Intel VT-d mode. There is not a fixed quest address map that IIO Intel VT-d hardware can rely upon (except that the guest domain addresses cannot go beyond the guest address width specified using the GPA LIMIT register); that is, it is OS dependent. IIO converts all incoming memory guest addresses to host addresses and then applies the same set of memory address decoding rules as described earlier. In addition to the address map and decoding rules previously discussed, IIO also supports an additional memory range called the VTBAR range and this range is used to handle accesses to Intel VT-d related chipset registers. Only aligned DWord/QWord accesses are allowed to this region. Only outbound and SMBus/JTAG accesses are allowed to this range and also these can only be accesses outbound from Intel QuickPath Interconnect. Inbound accesses to this address range are completer aborted by the IIO.

§